]> jspc29.x-matter.uni-frankfurt.de Git - trb3sc.git/commitdiff
add hub design to operate half backplane plus SFP AddOn
authorJan Michel <j.michel@gsi.de>
Tue, 28 Jun 2022 14:45:55 +0000 (16:45 +0200)
committerJan Michel <j.michel@gsi.de>
Tue, 28 Jun 2022 14:46:10 +0000 (16:46 +0200)
halfmasterhub/compile.pl [new symlink]
halfmasterhub/config.vhd [new file with mode: 0644]
halfmasterhub/config_compile_frankfurt.pl [new file with mode: 0644]
halfmasterhub/par.p2t [new file with mode: 0644]
halfmasterhub/trb3sc_master.lpf [new file with mode: 0644]
halfmasterhub/trb3sc_master.prj [new file with mode: 0644]
halfmasterhub/trb3sc_master.vhd [new file with mode: 0644]
pinout/trb3sc_halfmaster.lpf [new file with mode: 0644]

diff --git a/halfmasterhub/compile.pl b/halfmasterhub/compile.pl
new file mode 120000 (symlink)
index 0000000..4456748
--- /dev/null
@@ -0,0 +1 @@
+../scripts/compile.pl
\ No newline at end of file
diff --git a/halfmasterhub/config.vhd b/halfmasterhub/config.vhd
new file mode 100644 (file)
index 0000000..7a01296
--- /dev/null
@@ -0,0 +1,143 @@
+library ieee;
+USE IEEE.std_logic_1164.ALL;
+use ieee.numeric_std.all;
+use work.trb_net_std.all;
+use work.trb_net16_hub_func.all;
+
+package config is
+
+
+------------------------------------------------------------------------------
+--Begin of design configuration
+------------------------------------------------------------------------------
+
+--Runs with 120 MHz instead of 100 MHz     
+    constant USE_120_MHZ            : integer := c_NO; 
+    constant USE_200MHZOSCILLATOR   : integer := c_YES;
+    constant USE_EXTERNAL_CLOCK     : integer := c_YES; --'no' not implemented.
+    constant CLOCK_FAST_SELECT      : integer := c_YES; --fast clock select (135us) or slow (280ms)?
+
+    constant FPGA_TYPE               : integer  := 3;  --3: ECP3, 5: ECP5
+
+--Use sync mode, RX clock for all parts of the FPGA
+    constant USE_RXCLOCK            : integer := c_NO;
+   
+--Address settings   
+    constant INIT_ADDRESS           : std_logic_vector := x"F3CA";
+    constant BROADCAST_SPECIAL_ADDR : std_logic_vector := x"6a";
+   
+
+    constant INCLUDE_UART           : integer  := c_YES;
+    constant INCLUDE_SPI            : integer  := c_YES;
+    constant INCLUDE_LCD            : integer  := c_NO;
+    constant INCLUDE_DEBUG_INTERFACE: integer  := c_YES;
+    
+    --input monitor and trigger generation logic
+    constant INCLUDE_TRIGGER_LOGIC  : integer  := c_YES;
+    constant INCLUDE_STATISTICS     : integer  := c_YES;
+    constant TRIG_GEN_INPUT_NUM     : integer  := 12+32;
+    constant TRIG_GEN_OUTPUT_NUM    : integer  := 4;
+    constant MONITOR_INPUT_NUM      : integer  := 12+32;
+
+    constant INCLUDE_GBE            : integer  := c_YES; --NO not implemented
+
+    
+------------------------------------------------------------------------------
+--End of design configuration
+------------------------------------------------------------------------------
+
+  type data_t is array (0 to 1023) of std_logic_vector(7 downto 0);
+  constant LCD_DATA : data_t := (
+      others => x"00");
+
+
+
+    type hub_mii_t is array(0 to 1) of integer;    
+    type hub_ct    is array(0 to 16) of integer;
+    type hub_cfg_t is array(0 to 1) of hub_ct;
+
+
+--With GbE:
+-- for MII_NUMBER=12
+-- port 0-3: 4 slots in crate
+-- port 4-10: 7 SFPs
+-- port 11: LVL1/Data channel on uplink to CTS, but internal endpoint on SCTRL
+-- port 12: SCTRL channel on uplink to CTS
+-- port 13: SCTRL channel from GbE interface
+
+
+
+  constant INTERFACE_NUM_ARR    : hub_mii_t := (13,12);
+  constant IS_UPLINK_ARR        : hub_cfg_t := ((0,0,0,0,0,0,0,0,0,0,0, 1,1,0,0,0,0),  
+                                                (0,0,0,0,0,0,0,0,0,0,0, 1,1,1,0,0,0));
+  constant IS_DOWNLINK_ARR      : hub_cfg_t := ((1,1,1,1,1,1,1,1,1,1,1, 0,1,1,0,0,0),  
+                                                (1,1,1,1,1,1,1,1,1,1,1, 1,0,0,0,0,0));
+  constant IS_UPLINK_ONLY_ARR   : hub_cfg_t := ((0,0,0,0,0,0,0,0,0,0,0, 1,0,0,0,0,0),
+                                                (0,0,0,0,0,0,0,0,0,0,0, 0,1,1,0,0,0));
+
+                                                
+  constant INTERFACE_NUM        : integer;
+  constant MII_IS_UPLINK            : hub_ct;
+  constant MII_IS_DOWNLINK          : hub_ct;
+  constant MII_IS_UPLINK_ONLY       : hub_ct;
+  
+------------------------------------------------------------------------------
+--Select settings by configuration 
+------------------------------------------------------------------------------
+    type intlist_t is array(0 to 7) of integer;
+    type hw_info_t is array(0 to 7) of unsigned(31 downto 0);
+    constant HW_INFO_BASE            : unsigned(31 downto 0) := x"95000000";
+    
+    constant CLOCK_FREQUENCY_ARR  : intlist_t := (100,120, others => 0);
+    constant MEDIA_FREQUENCY_ARR  : intlist_t := (200,240, others => 0);
+                          
+  --declare constants, filled in body                          
+    constant HARDWARE_INFO        : std_logic_vector(31 downto 0);
+    constant CLOCK_FREQUENCY      : integer;
+    constant MEDIA_FREQUENCY      : integer;
+    constant INCLUDED_FEATURES    : std_logic_vector(63 downto 0);
+    
+    
+end;
+
+package body config is
+--compute correct configuration mode
+  
+  constant HARDWARE_INFO        : std_logic_vector(31 downto 0) := std_logic_vector(
+                                      HW_INFO_BASE );
+  constant CLOCK_FREQUENCY      : integer := CLOCK_FREQUENCY_ARR(USE_120_MHZ);
+  constant MEDIA_FREQUENCY      : integer := MEDIA_FREQUENCY_ARR(USE_120_MHZ);
+  
+  constant CFG_MODE             : integer := INCLUDE_GBE;
+  constant INTERFACE_NUM        : integer := INTERFACE_NUM_ARR(CFG_MODE);
+  constant MII_IS_UPLINK            : hub_ct  := IS_UPLINK_ARR(CFG_MODE);
+  constant MII_IS_DOWNLINK          : hub_ct  := IS_DOWNLINK_ARR(CFG_MODE);
+  constant MII_IS_UPLINK_ONLY       : hub_ct  := IS_UPLINK_ONLY_ARR(CFG_MODE); 
+    
+
+function generateIncludedFeatures return std_logic_vector is
+  variable t : std_logic_vector(63 downto 0);
+  begin
+    t               := (others => '0');
+    t(63 downto 56) := std_logic_vector(to_unsigned(1,8)); --table version 1
+--     t(16 downto 16) := std_logic_vector(to_unsigned(USE_ETHERNET,1));
+    if INCLUDE_GBE = c_YES then
+      t(22 downto 16) := "0100111"; --sctrl via GbE
+    end if;  
+    t(23 downto 23) := std_logic_vector(to_unsigned(INCLUDE_GBE,1));
+    t(28 downto 28) := std_logic_vector(to_unsigned(1,1));
+    t(27 downto 24) := std_logic_vector(to_unsigned(2-INCLUDE_GBE,4)); --num SFPs with TrbNet
+    t(40 downto 40) := std_logic_vector(to_unsigned(INCLUDE_LCD,1));
+    t(42 downto 42) := std_logic_vector(to_unsigned(INCLUDE_SPI,1));
+    t(43 downto 43) := std_logic_vector(to_unsigned(INCLUDE_UART,1));
+    t(44 downto 44) := std_logic_vector(to_unsigned(INCLUDE_STATISTICS,1));
+    t(51 downto 48) := std_logic_vector(to_unsigned(INCLUDE_TRIGGER_LOGIC,4));
+    t(52 downto 52) := std_logic_vector(to_unsigned(USE_120_MHZ,1));
+    t(53 downto 53) := std_logic_vector(to_unsigned(USE_RXCLOCK,1));
+    t(54 downto 54) := std_logic_vector(to_unsigned(USE_EXTERNAL_CLOCK,1));
+    return t;
+  end function;  
+
+  constant INCLUDED_FEATURES : std_logic_vector(63 downto 0) := generateIncludedFeatures;    
+
+end package body;
diff --git a/halfmasterhub/config_compile_frankfurt.pl b/halfmasterhub/config_compile_frankfurt.pl
new file mode 100644 (file)
index 0000000..a46ec7a
--- /dev/null
@@ -0,0 +1,22 @@
+TOPNAME                      => "trb3sc_master",
+lm_license_file_for_synplify => "27020\@jspc29", #"27000\@lxcad01.gsi.de";
+lm_license_file_for_par      => "1702\@hadeb05.gsi.de",
+lattice_path                 => '/d/jspc29/lattice/diamond/3.11_x64/',
+synplify_path                => '/d/jspc29/lattice/synplify/R-2020.09-SP1',
+#lattice_path                 => '/d/jspc29/lattice/diamond/3.10_x64/',
+#synplify_path                => '/d/jspc29/lattice/synplify/N-2017.09-1/',
+# synplify_command             => "/d/jspc29/lattice/diamond/3.6_x64/bin/lin64/synpwrap -fg -options",
+#synplify_command             => "/d/jspc29/lattice/synplify/J-2014.09-SP2/bin/synplify_premier_dp",
+
+nodelist_file                => 'nodelist_frankfurt.txt',
+
+
+#Include only necessary lpf files
+pinout_file                  => 'trb3sc_halfmaster', #name of pin-out file, if not equal TOPNAME
+include_TDC                  => 0,
+include_GBE                  => 1,
+
+#Report settings
+firefox_open                 => 0,
+twr_number_of_errors         => 20,
+
diff --git a/halfmasterhub/par.p2t b/halfmasterhub/par.p2t
new file mode 100644 (file)
index 0000000..93ee752
--- /dev/null
@@ -0,0 +1,21 @@
+-w
+-i 15
+-l 5
+-y
+-s 12
+-t 39
+-c 1
+-e 2
+#-g guidefile.ncd
+#-m nodelist.txt
+# -w
+# -i 6
+# -l 5
+# -n 1
+# -t 1
+# -s 1
+# -c 0
+# -e 0
+#
+#-exp parCDP=1:parCDR=1:parPlcInLimit=0:parPlcInNeighborSize=1:parPathBased=ON:parHold=ON:parHoldLimit=10000:paruseNBR=1
+-exp parUseNBR=1:parCDP=auto:parCDR=1:parPathBased=OFF:parHold=ON:parHoldLimit=10000
diff --git a/halfmasterhub/trb3sc_master.lpf b/halfmasterhub/trb3sc_master.lpf
new file mode 100644 (file)
index 0000000..2107f86
--- /dev/null
@@ -0,0 +1,22 @@
+LOCATE COMP          "THE_MEDIA_4_DOWN/THE_SERDES/PCSD_INST"  SITE "PCSA" ;
+LOCATE COMP          "THE_MEDIA_4_PCSB/THE_SERDES/PCSD_INST" SITE "PCSB" ;
+LOCATE COMP          "THE_MEDIA_4_PCSC/THE_SERDES/PCSD_INST" SITE "PCSC" ;
+LOCATE COMP          "gen_PCSD.THE_MEDIA_PCSD/gen_pcs0.THE_SERDES/PCSD_INST" SITE "PCSD" ;
+
+#REGION               "MEDIA_DOWN1" "R93C10D" 22 160;
+#REGION               "MEDIA_DOWN1" "R100C40D" 15 100;
+#LOCATE UGROUP        "THE_MEDIA_4_DOWN/media_interface_group" REGION "MEDIA_DOWN1" ;
+
+LOCATE COMP "gen_GBE.GBE/physical_impl_gen.physical/impl_gen.gbe_serdes/PCSD_INST" SITE "PCSD";
+
+REGION               "MEDIA_A" "R75C100D"  45 46;
+REGION               "MEDIA_B" "R85C45D"  35 56;
+REGION               "MEDIA_C" "R75C135D" 45 46;
+REGION               "MEDIA_D" "R75C19D"  40 36;
+
+LOCATE UGROUP        "THE_MEDIA_4_DOWN/media_interface_group" REGION "MEDIA_A" ;
+LOCATE UGROUP        "THE_MEDIA_4_PCSB/media_interface_group" REGION "MEDIA_B" ;
+LOCATE UGROUP        "THE_MEDIA_4_PCSC/media_interface_group" REGION "MEDIA_C" ;
+LOCATE UGROUP        "gen_PCSD.THE_MEDIA_PCSD/media_interface_group" REGION "MEDIA_D" ;
+
+PROHIBIT SECONDARY  THE_TOOLS/gen_STATISTICS.THE_STAT_LOGIC/reset_cnt
diff --git a/halfmasterhub/trb3sc_master.prj b/halfmasterhub/trb3sc_master.prj
new file mode 100644 (file)
index 0000000..81e1854
--- /dev/null
@@ -0,0 +1,260 @@
+
+# implementation: "workdir"
+impl -add workdir -type fpga
+
+# device options
+set_option -technology LATTICE-ECP3
+set_option -part LFE3_150EA
+set_option -package FN1156C
+set_option -speed_grade -8
+set_option -part_companion ""
+
+# compilation/mapping options
+set_option -default_enum_encoding sequential
+set_option -symbolic_fsm_compiler 1
+set_option -top_module "trb3sc_master"
+set_option -resource_sharing false
+
+# map options
+set_option -frequency 120
+set_option -fanout_limit 100
+set_option -disable_io_insertion 0
+set_option -retiming 1
+set_option -pipe 1
+set_option -force_gsr false
+set_option -fixgatedclocks 3
+set_option -fixgeneratedclocks 3
+set_option -compiler_compatible true
+
+set_option -max_parallel_jobs 3
+#set_option -automatic_compile_point 1
+#set_option -continue_on_error 1
+set_option -resolve_multiple_driver 1
+
+# simulation options
+set_option -write_verilog 0
+set_option -write_vhdl 1
+
+# automatic place and route (vendor) options
+set_option -write_apr_constraint 0
+
+# set result format/file last
+project -result_format "edif"
+project -result_file "workdir/trb3sc_master.edf"
+
+#implementation attributes
+
+set_option -vlog_std v2001
+set_option -project_relative_includes 1
+impl -active "workdir"
+
+####################
+
+
+
+#Packages
+add_file -vhdl -lib work "workdir/version.vhd"
+add_file -vhdl -lib work "config.vhd"
+add_file -vhdl -lib work "../../trb3/base/trb3_components.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_std.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_hub_func.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_components.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net_gbe_protocols.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net_gbe_components.vhd"
+
+#Basic Infrastructure
+add_file -vhdl -lib work "../../trb3sc/cores/pll_in200_out100.vhd"
+add_file -vhdl -lib work "../../trb3sc/cores/pll_in240_out200.vhd"
+add_file -vhdl -lib work "../../trb3sc/cores/pll_in240_out240.vhd"
+add_file -vhdl -lib work "../../trb3sc/cores/pll_in200_out200.vhd"
+add_file -vhdl -lib work "../../trb3/base/cores/pll_200_4.vhd"
+add_file -vhdl -lib work "../../trb3sc/code/clock_reset_handler.vhd"
+add_file -vhdl -lib work "../../trbnet/special/trb_net_reset_handler.vhd"
+add_file -vhdl -lib work "../../trbnet/special/spi_flash_and_fpga_reload_record.vhd"
+add_file -vhdl -lib work "../../trb3/base/code/sedcheck.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/priority_arbiter.vhd"
+
+
+#Fifos
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/spi_dpram_32_to_8.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/lattice_ecp3_fifo_18x1k.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/trb_net16_fifo_arch.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/lattice_ecp3_fifo_16bit_dualport.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/trb_net_fifo_16bit_bram_dualport.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/lattice_ecp2m_fifo.vhd" 
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x256_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x512_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x1k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x2k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x4k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x8k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x16k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_36x32k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_18x256_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_18x512_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_18x1k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_18x2k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_9x2k_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp2m/fifo/fifo_var_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_19x16_obuf.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/lattice_ecp3_fifo_16x16_dualport.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/lattice_ecp3_fifo_18x16_dualport.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/lattice_ecp3_fifo_18x16_dualport_oreg.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/ram_18x256_oreg.vhd"
+
+
+#Flash & Reload, Tools
+add_file -vhdl -lib work "../../trbnet/special/slv_register.vhd"
+add_file -vhdl -lib work "../../trbnet/special/spi_master.vhd"
+add_file -vhdl -lib work "../../trbnet/special/spi_slim.vhd"
+add_file -vhdl -lib work "../../trbnet/special/spi_databus_memory.vhd"
+add_file -vhdl -lib work "../../trbnet/special/fpga_reboot.vhd"
+add_file -vhdl -lib work "../../trb3sc/code/trb3sc_tools.vhd"
+add_file -vhdl -lib work "../../trb3sc/code/debuguart.vhd"
+add_file -vhdl -lib work "../../trb3sc/code/lcd.vhd"
+add_file -vhdl -lib work "../../trbnet/special/uart.vhd"
+add_file -vhdl -lib work "../../trbnet/special/uart_rec.vhd"
+add_file -vhdl -lib work "../../trbnet/special/uart_trans.vhd"
+add_file -vhdl -lib work "../../trbnet/special/spi_ltc2600.vhd"
+add_file -vhdl -lib work "../../trb3sc/code/load_settings.vhd"
+add_file -vhdl -lib work "../../trb3sc/code/spi_master_generic.vhd"
+add_file -vhdl -lib work "../../trb3/base/code/input_to_trigger_logic_record.vhd"
+add_file -vhdl -lib work "../../trb3/base/code/input_statistics.vhd"
+
+#SlowControl files
+add_file -vhdl -lib work "../../trbnet/trb_net16_regio_bus_handler.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_regio_bus_handler_record.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_regIO.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_onewire.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_addresses.vhd"
+
+#Media interface
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/med_sync_define.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/rx_control.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/tx_control.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/rx_reset_fsm.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/tx_reset_fsm.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/sci_reader.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/sync/med_sync_control.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/ecp3_sfp/serdes_sync_0.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/ecp3_sfp/serdes_sync_3.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/ecp3_sfp/serdes_sync_4.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/ecp3_sfp/serdes_sync_4_slave3.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/med_ecp3_sfp_sync.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/med_ecp3_sfp_sync_4.vhd"
+add_file -vhdl -lib work "../../trbnet/media_interfaces/med_ecp3_sfp_sync_4_slave3.vhd"
+
+#TrbNet Endpoint
+add_file -vhdl -lib work "../../trbnet/trb_net16_term_buf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_CRC.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_CRC8.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/rom_16x8.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/ram.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/pulse_sync.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/state_sync.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/ram_16x8_dp.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/ram_16x16_dp.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/ram_dp.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_term.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_sbuf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_sbuf5.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_sbuf6.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_sbuf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_priority_encoder.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_dummy_fifo.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_dummy_fifo.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_term_ibuf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_priority_arbiter.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net_pattern_gen.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_obuf_nodata.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_obuf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_ibuf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_api_base.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_iobuf.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_io_multiplexer.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_trigger.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_ipudata.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_endpoint_hades_full.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/signal_sync.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/ram_dp_rw.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/pulse_stretch.vhd"
+
+#Hub
+add_file -vhdl -lib work "../../trbnet/trb_net16_api_ipu_streaming_accel.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_hub_streaming_port_sctrl_accel.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_hub_base.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_hub_logic_2.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_hub_ipu_logic.vhd"
+add_file -vhdl -lib work "../../trbnet/basics/wide_adder_17x16.vhd"
+add_file -vhdl -lib work "../../trbnet/lattice/ecp3/fifo/fifo_19x16.vhd"
+
+
+#GbE
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/gbe_wrapper.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/gbe_logic_wrapper.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/gbe_med_interface.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/gbe_ipu_multiplexer.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/gbe_ipu_dummy.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_frame_receiver.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_receive_control.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_main_control.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_mac_control.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_protocol_prioritizer.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_protocol_selector.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_type_validator.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_frame_trans.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_frame_constr.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_transmit_control2.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_ipu_interface.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_event_constr.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/trb_net16_gbe_setup.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/base/ip_configurator.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_ARP.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_Ping.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_DHCP.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_SCTRL.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_TrbNetData.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_KillPing.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/protocols/trb_net16_gbe_response_constructor_Forward.vhd"
+
+add_file -vhdl -lib work "../../trbnet/gbe_trb/media/serdes_gbe_4ch.vhd"
+add_file -verilog -lib work "../../trbnet/gbe_trb/media/sgmii_channel_smi.v"
+add_file -verilog -lib work "../../trbnet/gbe_trb/media/reset_controller_pcs.v"
+add_file -verilog -lib work "../../trbnet/gbe_trb/media/reset_controller_cdr.v"
+add_file -verilog -lib work "../../trbnet/gbe_trb/media/register_interface_hb.v"
+add_file -verilog -lib work "../../trbnet/gbe_trb/media/rate_resolution.v"
+
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_8kx9.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_4096x9.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_512x32.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_512x32x8.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_512x72.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_64kx9.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_64kx9_af.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_32kx16x8_mb2.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_2048x8x16.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_65536x18x9.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/slv_mac_memory.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/ip_mem.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_64kx18x9_wcnt.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_32kx18x9_wcnt.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_64kx9_af_cnt.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_8kx9_af_cnt.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_2kx9x18_wcnt.vhd"
+add_file -vhdl -lib work "../../trbnet/gbe_trb/ipcores/ecp3/fifo_4kx18x9_wcnt.vhd"
+
+add_file -vhdl -lib work "../../trbnet/special/handler_lvl1.vhd"
+add_file -vhdl -lib work "../../trbnet/special/handler_data.vhd"
+add_file -vhdl -lib work "../../trbnet/special/handler_ipu.vhd"
+add_file -vhdl -lib work "../../trbnet/special/handler_trigger_and_data.vhd"
+add_file -vhdl -lib work "../../trbnet/trb_net16_endpoint_hades_full_handler_record.vhd"
+add_file -vhdl -lib work "../../trbnet/special/bus_register_handler.vhd"
+
+
+
+
+add_file -vhdl -lib work "./trb3sc_master.vhd"
+#add_file -fpga_constraint "./synplify.fdc"
+
+
+
diff --git a/halfmasterhub/trb3sc_master.vhd b/halfmasterhub/trb3sc_master.vhd
new file mode 100644 (file)
index 0000000..6c6f39e
--- /dev/null
@@ -0,0 +1,759 @@
+library ieee;
+use ieee.std_logic_1164.all;
+use ieee.numeric_std.all;
+
+library work;
+use work.version.all;
+use work.config.all;
+use work.trb_net_std.all;
+use work.trb_net_components.all;
+use work.trb3_components.all;
+use work.trb_net16_hub_func.all;
+use work.version.all;
+use work.trb_net_gbe_components.all;
+use work.med_sync_define.all;
+
+entity trb3sc_master is
+  port(
+    CLK_SUPPL_PCLK       : in    std_logic; --125 MHz for GbE
+    CLK_CORE_PCLK        : in    std_logic; --Main Oscillator
+    CLK_EXT_PLL_LEFT     : in    std_logic; --External Clock
+
+    TRIG_LEFT            : in    std_logic;
+    --Additional IO
+    HDR_IO               : inout std_logic_vector(10 downto 1);
+    RJ_IO                : inout std_logic_vector( 3 downto 0);
+--     SPARE_IN             : in    std_logic_vector( 1 downto 0);  
+    BACK_LVDS            : inout std_logic_vector( 1 downto 0);
+    BACK_3V3             : inout std_logic_vector( 3 downto 0);
+    
+    --KEL connector
+    INP                  : in    std_logic_vector(95 downto 64);
+    DAC_OUT_SDO          : out   std_logic_vector(6 downto 5);
+    DAC_OUT_SCK          : out   std_logic_vector(6 downto 5);
+    DAC_OUT_CS           : out   std_logic_vector(6 downto 5);
+    DAC_IN_SDI           : in    std_logic_vector(6 downto 5);    
+    
+
+    --Lines to slaves
+    BACK_MASTER_READY    : out   std_logic_vector(3 downto 0);
+    BACK_SLAVE_READY     : in    std_logic_vector(3 downto 0);
+    BACK_TRIG1           : in    std_logic_vector(3 downto 0);
+    BACK_TRIG2           : in    std_logic_vector(3 downto 0);
+
+    LED_HUB_LINKOK       : out   std_logic_vector(7 downto 1);
+    LED_HUB_RX           : out   std_logic_vector(7 downto 1);
+    LED_HUB_TX           : out   std_logic_vector(7 downto 1);
+    HUB_MOD0             : in    std_logic_vector(7 downto 1);
+    HUB_MOD1             : inout std_logic_vector(7 downto 1);
+    HUB_MOD2             : inout std_logic_vector(7 downto 1);
+    HUB_TXDIS            : out   std_logic_vector(7 downto 1);
+    HUB_LOS              : in    std_logic_vector(7 downto 1);    
+    
+    
+    --LED
+    LED_GREEN            : out   std_logic;
+    LED_YELLOW           : out   std_logic;
+    LED_ORANGE           : out   std_logic;
+    LED_RED              : out   std_logic;
+    LED_RJ_GREEN         : out   std_logic_vector( 1 downto 0);
+    LED_RJ_RED           : out   std_logic_vector( 1 downto 0);
+    LED_WHITE            : out   std_logic_vector( 1 downto 0);
+    LED_SFP_GREEN        : out   std_logic_vector( 1 downto 0);
+    LED_SFP_RED          : out   std_logic_vector( 1 downto 0);
+    
+    --SFP
+    SFP_LOS              : in    std_logic_vector( 1 downto 0);
+    SFP_MOD0             : in    std_logic_vector( 1 downto 0);  
+    SFP_MOD1             : inout std_logic_vector( 1 downto 0) := (others => 'Z');
+    SFP_MOD2             : inout std_logic_vector( 1 downto 0) := (others => 'Z');
+    SFP_TX_DIS           : out   std_logic_vector( 1 downto 0) := (others => '0');  
+    
+    --Serdes switch
+    PCSSW_ENSMB          : out   std_logic;
+    PCSSW_EQ             : out   std_logic_vector( 3 downto 0);
+    PCSSW_PE             : out   std_logic_vector( 3 downto 0);
+    PCSSW                : out   std_logic_vector( 7 downto 0);
+   
+    --ADC
+    ADC_CLK              : out   std_logic;
+    ADC_CS               : out   std_logic;
+    ADC_DIN              : out   std_logic;
+    ADC_DOUT             : in    std_logic;
+
+    --Flash, 1-wire, Reload
+    FLASH_CLK            : out   std_logic;
+    FLASH_CS             : out   std_logic;
+    FLASH_IN             : out   std_logic;
+    FLASH_OUT            : in    std_logic;
+    PROGRAMN             : out   std_logic;
+    ENPIRION_CLOCK       : out   std_logic;
+    TEMPSENS             : inout std_logic;
+    
+    --Test Connectors
+    TEST_LINE            : out std_logic_vector(15 downto 0)
+    );
+
+
+  attribute syn_useioff                  : boolean;
+  attribute syn_useioff of FLASH_CLK  : signal is true;
+  attribute syn_useioff of FLASH_CS   : signal is true;
+  attribute syn_useioff of FLASH_IN   : signal is true;
+  attribute syn_useioff of FLASH_OUT  : signal is true;
+  attribute syn_useioff of HDR_IO     : signal is false;
+  
+  --Serdes:                                Backplane
+  --Backplane A2,A3,A0,A1                  Slave 3,4,1,2,             A0: TrbNet from backplane
+  --AddOn     C2,C3,C0,C1,B0,B1,B2,D1(B3)  Slave --,--,5,9,8,7,6,--
+  --SFP       D0,B3(D1)                                               D0: GbE, B3: TrbNet
+  
+  
+end entity;
+
+architecture trb3sc_arch of trb3sc_master is
+  attribute syn_keep     : boolean;
+  attribute syn_preserve : boolean;
+  
+  signal clk_sys, clk_full, clk_full_osc   : std_logic;
+  signal GSR_N       : std_logic;
+  signal reset_i     : std_logic;
+  signal clear_i     : std_logic;
+  signal do_reboot_i, reboot_from_gbe : std_logic;
+  
+  signal time_counter      : unsigned(31 downto 0) := (others => '0');
+  signal led               : std_logic_vector(1 downto 0);
+  signal debug_clock_reset : std_logic_vector(31 downto 0);
+
+  --Media Interface
+  signal med2int           : med2int_array_t(0 to INTERFACE_NUM-1);
+  signal int2med           : int2med_array_t(0 to INTERFACE_NUM-1);
+  signal med_stat_debug    : std_logic_vector (1*64-1  downto 0);
+  
+  signal ctrlbus_rx, bussci1_rx, bussci2_rx, bussci3_rx, bussci4_rx, bustools_rx, 
+         bustc_rx, busgbeip_rx, busgbereg_rx, bus_master_out, handlerbus_rx  : CTRLBUS_RX;
+  signal ctrlbus_tx, bussci1_tx, bussci2_tx, bussci3_tx, bussci4_tx, bustools_tx, 
+         bustc_tx, busgbeip_tx, busgbereg_tx, bus_master_in : CTRLBUS_TX;
+  
+  
+  signal common_stat_reg         : std_logic_vector(std_COMSTATREG*32-1 downto 0) := (others => '0');
+  signal common_ctrl_reg         : std_logic_vector(std_COMCTRLREG*32-1 downto 0);
+  
+  signal sed_error_i    : std_logic;
+  signal bus_master_active : std_logic;
+  
+  signal spi_cs, spi_mosi, spi_miso, spi_clk : std_logic_vector(15 downto 0);
+  signal uart_tx, uart_rx : std_logic;
+
+  signal timer          : TIMERS;
+  signal lcd_data       : std_logic_vector(511 downto 0);
+  
+  signal cts_number                   : std_logic_vector(15 downto 0);
+  signal cts_code                     : std_logic_vector(7 downto 0);
+  signal cts_information              : std_logic_vector(7 downto 0);
+  signal cts_start_readout            : std_logic;
+  signal cts_readout_type             : std_logic_vector(3 downto 0);
+  signal cts_data                     : std_logic_vector(31 downto 0);
+  signal cts_dataready                : std_logic;
+  signal cts_readout_finished         : std_logic;
+  signal cts_read                     : std_logic;
+  signal cts_length                   : std_logic_vector(15 downto 0);
+  signal cts_status_bits              : std_logic_vector(31 downto 0);
+  signal fee_data                     : std_logic_vector(15 downto 0);
+  signal fee_dataready                : std_logic;
+  signal fee_read                     : std_logic;
+  signal fee_status_bits              : std_logic_vector(31 downto 0);
+  signal fee_busy                     : std_logic;
+  signal gsc_init_data, gsc_reply_data : std_logic_vector(15 downto 0);
+  signal gsc_init_read, gsc_reply_read : std_logic;
+  signal gsc_init_dataready, gsc_reply_dataready : std_logic;
+  signal gsc_init_packet_num, gsc_reply_packet_num : std_logic_vector(2 downto 0);
+  signal gsc_busy : std_logic;
+  signal my_address   : std_logic_vector(15 downto 0);
+  signal mc_unique_id : std_logic_vector(63 downto 0);
+  signal reset_via_gbe  : std_logic;
+  signal med_dataready_out    : std_logic_vector (12-1 downto 0);
+  signal med_data_out         : std_logic_vector (12*c_DATA_WIDTH-1 downto 0);
+  signal med_packet_num_out   : std_logic_vector (12*c_NUM_WIDTH-1 downto 0);
+  signal med_read_in          : std_logic_vector (12-1 downto 0);
+  signal med_dataready_in     : std_logic_vector (12-1 downto 0);
+  signal med_data_in          : std_logic_vector (12*c_DATA_WIDTH-1 downto 0);
+  signal med_packet_num_in    : std_logic_vector (12*c_NUM_WIDTH-1 downto 0);
+  signal med_read_out         : std_logic_vector (12-1 downto 0);
+  signal med_stat_op          : std_logic_vector (12*16-1 downto 0);
+  signal med_ctrl_op          : std_logic_vector (12*16-1 downto 0);
+  signal rdack, wrack         : std_logic;
+  signal reset_from_net_i     : std_logic;
+  signal send_reset_i         : std_logic;
+  signal external_reset_delayed : std_logic_vector(4 downto 0);
+  
+  signal trig_gen_out_i   : std_logic_vector(3 downto 0);
+  signal monitor_inputs_i : std_logic_vector(12+32-1 downto 0);
+  signal trigger_inputs_i : std_logic_vector(12+32-1 downto 0);
+  
+  signal backplane_rx_present, backplane_tx_present : std_logic_vector(8 downto 0);
+  
+  attribute syn_keep of GSR_N     : signal is true;
+  attribute syn_preserve of GSR_N : signal is true;  
+  attribute syn_keep of bussci1_rx     : signal is true;
+  attribute syn_preserve of bussci1_rx : signal is true;  
+  attribute syn_keep of bustools_rx     : signal is true;
+  attribute syn_preserve of bustools_rx : signal is true;    
+  attribute syn_keep of bustc_rx     : signal is true;
+  attribute syn_preserve of bustc_rx : signal is true;   
+  
+begin
+
+---------------------------------------------------------------------------
+-- Clock & Reset Handling
+---------------------------------------------------------------------------
+THE_CLOCK_RESET :  entity work.clock_reset_handler
+  port map(
+    INT_CLK_IN      => CLK_CORE_PCLK,
+    EXT_CLK_IN      => CLK_EXT_PLL_LEFT,
+    NET_CLK_FULL_IN => med2int(9).clk_full,
+    NET_CLK_HALF_IN => med2int(9).clk_half,
+    RESET_FROM_NET  => reset_from_net_i,
+    SEND_RESET_IN   => send_reset_i,
+    
+    BUS_RX          => bustc_rx,
+    BUS_TX          => bustc_tx,
+
+    RESET_OUT       => reset_i,
+    CLEAR_OUT       => clear_i,
+    GSR_OUT         => GSR_N,
+    
+    FULL_CLK_OUT    => clk_full,
+    SYS_CLK_OUT     => clk_sys,
+    REF_CLK_OUT     => clk_full_osc,
+    
+    ENPIRION_CLOCK  => ENPIRION_CLOCK,    
+    LED_RED_OUT     => LED_RJ_RED,
+    LED_GREEN_OUT   => LED_RJ_GREEN,
+    DEBUG_OUT       => debug_clock_reset
+    );
+reset_from_net_i <= med2int(11).stat_op(13)  or external_reset_delayed(4) ;
+send_reset_i <= med2int(11).stat_op(15); --int2med(0).ctrl_op(15) or;
+
+---------------------------------------------------------------------------
+-- TrbNet Uplink
+---------------------------------------------------------------------------
+THE_MEDIA_4_PCSB : entity work.med_ecp3_sfp_sync_4_slave3
+  generic map(
+    IS_SYNC_SLAVE   => (c_NO, c_NO, c_NO, c_YES),
+    IS_USED         => (c_YES,c_YES ,c_YES ,c_YES)
+    )
+  port map(
+    CLK_REF_FULL       => clk_full_osc,
+    CLK_INTERNAL_FULL  => clk_full_osc,
+    SYSCLK             => clk_sys,
+    RESET              => reset_i,
+    CLEAR              => clear_i,
+    
+    --Internal Connection
+    MEDIA_MED2INT(0) => med2int(8),
+    MEDIA_MED2INT(1) => med2int(9),
+    MEDIA_MED2INT(2) => med2int(10),
+    MEDIA_MED2INT(3) => med2int(11),
+    MEDIA_INT2MED(0) => int2med(8),
+    MEDIA_INT2MED(1) => int2med(9),
+    MEDIA_INT2MED(2) => int2med(10),
+    MEDIA_INT2MED(3) => int2med(11),
+
+    --Sync operation
+    RX_DLM             => open,
+    RX_DLM_WORD        => open,
+    TX_DLM             => open,
+    TX_DLM_WORD        => open,
+    
+    --SFP Connection
+    SD_PRSNT_N_IN(0)   => HUB_MOD0(5),
+    SD_PRSNT_N_IN(1)   => HUB_MOD0(6),
+    SD_PRSNT_N_IN(2)   => HUB_MOD0(7),
+    SD_PRSNT_N_IN(3)   => SFP_MOD0(1),
+
+    SD_LOS_IN(0)   => HUB_LOS(5),
+    SD_LOS_IN(1)   => HUB_LOS(6),
+    SD_LOS_IN(2)   => HUB_LOS(7),
+    SD_LOS_IN(3)   => SFP_LOS(1),
+
+    SD_TXDIS_OUT(0)   => HUB_TXDIS(5),
+    SD_TXDIS_OUT(1)   => HUB_TXDIS(6),
+    SD_TXDIS_OUT(2)   => HUB_TXDIS(7),
+    SD_TXDIS_OUT(3)   => SFP_TX_DIS(1),
+    
+    --Control Interface
+    BUS_RX             => bussci2_rx,
+    BUS_TX             => bussci2_tx,
+
+    -- Status and control port
+    STAT_DEBUG         => open, --med_stat_debug(63 downto 0),
+    CTRL_DEBUG         => open
+  );      
+
+
+---------------------------------------------------------------------------
+-- TrbNet Downlink
+---------------------------------------------------------------------------
+THE_MEDIA_4_DOWN : entity work.med_ecp3_sfp_sync_4 --PCSA
+  generic map(
+    IS_SYNC_SLAVE   => (c_NO, c_NO, c_NO, c_NO),
+    IS_USED         => (c_YES,c_YES ,c_YES ,c_YES)
+    )
+  port map(
+    CLK_REF_FULL       => clk_full_osc, --med2int(INTERFACE_NUM-1).clk_full,
+    CLK_INTERNAL_FULL  => clk_full_osc,
+    SYSCLK             => clk_sys,
+    RESET              => reset_i,
+    CLEAR              => clear_i,
+    
+    --Internal Connection
+    MEDIA_MED2INT(0 to 3) => med2int(0 to 3),
+    MEDIA_INT2MED(0 to 3) => int2med(0 to 3),
+
+    --Sync operation
+    RX_DLM             => open,
+    RX_DLM_WORD        => open,
+    TX_DLM             => open,
+    TX_DLM_WORD        => open,
+    
+    --SFP Connection
+    SD_PRSNT_N_IN      => backplane_rx_present(3 downto 0),
+    SD_LOS_IN          => backplane_rx_present(3 downto 0),
+    SD_TXDIS_OUT       => backplane_tx_present(3 downto 0),
+    
+    --Control Interface
+    BUS_RX             => bussci1_rx,
+    BUS_TX             => bussci1_tx,
+
+    -- Status and control port
+    STAT_DEBUG         => med_stat_debug(63 downto 0),
+    CTRL_DEBUG         => open
+   );
+
+  
+THE_MEDIA_4_PCSC : entity work.med_ecp3_sfp_sync_4
+  generic map(
+    IS_SYNC_SLAVE   => (c_NO, c_NO, c_NO, c_NO),
+    IS_USED         => (c_YES,c_YES ,c_YES ,c_YES)
+    )
+  port map(
+    CLK_REF_FULL       => clk_full_osc,
+    CLK_INTERNAL_FULL  => clk_full_osc,
+    SYSCLK             => clk_sys,
+    RESET              => reset_i,
+    CLEAR              => clear_i,
+    
+    --Internal Connection
+    MEDIA_MED2INT(0) => med2int(7),
+    MEDIA_MED2INT(1) => med2int(6),
+    MEDIA_MED2INT(2) => med2int(4),
+    MEDIA_MED2INT(3) => med2int(5),
+    MEDIA_INT2MED(0) => int2med(7),
+    MEDIA_INT2MED(1) => int2med(6),
+    MEDIA_INT2MED(2) => int2med(4),
+    MEDIA_INT2MED(3) => int2med(5),
+
+    --Sync operation
+    RX_DLM             => open,
+    RX_DLM_WORD        => open,
+    TX_DLM             => open,
+    TX_DLM_WORD        => open,
+    
+    --SFP Connection
+    SD_PRSNT_N_IN(0)   => HUB_MOD0(3),
+    SD_PRSNT_N_IN(1)   => HUB_MOD0(4),
+    SD_PRSNT_N_IN(2)   => HUB_MOD0(1),
+    SD_PRSNT_N_IN(3)   => HUB_MOD0(2),
+
+    SD_LOS_IN(0)   => HUB_LOS(3),
+    SD_LOS_IN(1)   => HUB_LOS(4),
+    SD_LOS_IN(2)   => HUB_LOS(1),
+    SD_LOS_IN(3)   => HUB_LOS(2),
+
+    SD_TXDIS_OUT(0)   => HUB_TXDIS(3),
+    SD_TXDIS_OUT(1)   => HUB_TXDIS(4),
+    SD_TXDIS_OUT(2)   => HUB_TXDIS(1),
+    SD_TXDIS_OUT(3)   => HUB_TXDIS(2),
+    
+    --Control Interface
+    BUS_RX             => bussci3_rx,
+    BUS_TX             => bussci3_tx,
+
+    -- Status and control port
+    STAT_DEBUG         => open, --med_stat_debug(63 downto 0),
+    CTRL_DEBUG         => open
+  );         
+   
+gen_ready_signals : for i in 0 to 3 generate
+   backplane_rx_present(i) <= BACK_SLAVE_READY(i);
+   BACK_MASTER_READY(i) <= backplane_tx_present(i) or SFP_LOS(1);
+   
+   monitor_inputs_i(i*2+1 downto i*2) <= BACK_TRIG2(i) & BACK_TRIG1(i);
+   trigger_inputs_i(i*2+1 downto i*2) <= BACK_TRIG2(i) & BACK_TRIG1(i);
+end generate;   
+
+---------------------------------------------------------------------------
+-- GbE
+---------------------------------------------------------------------------
+gen_noGBE : if INCLUDE_GBE = 0 generate
+  busgbeip_tx.unknown  <= busgbeip_rx.read  or busgbeip_rx.write;
+  busgbereg_tx.unknown <= busgbereg_rx.read or busgbereg_rx.write;
+end generate;  
+  
+gen_GBE : if INCLUDE_GBE = 1 generate
+  signal external_reset_i : std_logic;
+begin
+  GBE : entity work.gbe_wrapper
+    generic map(
+      DO_SIMULATION             => 0,
+      INCLUDE_DEBUG             => 0,
+      USE_INTERNAL_TRBNET_DUMMY => 0,
+      USE_EXTERNAL_TRBNET_DUMMY => 0,
+      RX_PATH_ENABLE            => 1,
+      FIXED_SIZE_MODE           => 1,
+      INCREMENTAL_MODE          => 1,
+      FIXED_SIZE                => 100,
+      FIXED_DELAY_MODE          => 1,
+      UP_DOWN_MODE              => 0,
+      UP_DOWN_LIMIT             => 100,
+      FIXED_DELAY               => 100,
+
+      NUMBER_OF_GBE_LINKS       => 4,
+      LINKS_ACTIVE              => "0001",
+
+      LINK_HAS_READOUT  => "0001",
+      LINK_HAS_SLOWCTRL => "0001",
+      LINK_HAS_DHCP     => "0001",
+      LINK_HAS_ARP      => "0001",
+      LINK_HAS_PING     => "0001"
+      )
+              
+    port map(
+      CLK_SYS_IN               => clk_sys,
+      CLK_125_IN               => CLK_SUPPL_PCLK,
+      RESET                    => reset_i,
+      GSR_N                    => GSR_N,
+
+      TRIGGER_IN               => TRIG_LEFT,
+      
+      SD_PRSNT_N_IN(0)         => SFP_MOD0(0),
+      SD_LOS_IN(0)             => SFP_LOS(0),
+      SD_TXDIS_OUT(0)          => SFP_TX_DIS(0),
+
+      CTS_NUMBER_IN            => cts_number,          
+      CTS_CODE_IN              => cts_code,            
+      CTS_INFORMATION_IN       => cts_information,     
+      CTS_READOUT_TYPE_IN      => cts_readout_type,    
+      CTS_START_READOUT_IN     => cts_start_readout,   
+      CTS_DATA_OUT             => cts_data,                    
+      CTS_DATAREADY_OUT        => cts_dataready,                    
+      CTS_READOUT_FINISHED_OUT => cts_readout_finished,
+      CTS_READ_IN              => cts_read,                     
+      CTS_LENGTH_OUT           => cts_length,                    
+      CTS_ERROR_PATTERN_OUT    => cts_status_bits,     
+      
+      FEE_DATA_IN              => fee_data,       
+      FEE_DATAREADY_IN         => fee_dataready,  
+      FEE_READ_OUT             => fee_read,       
+      FEE_STATUS_BITS_IN       => fee_status_bits,
+      FEE_BUSY_IN              => fee_busy,       
+      
+      MC_UNIQUE_ID_IN          => mc_unique_id,
+      MY_TRBNET_ADDRESS_IN     => my_address,
+      ISSUE_REBOOT_OUT => reboot_from_gbe,
+      
+      GSC_CLK_IN               => clk_sys,            
+      GSC_INIT_DATAREADY_OUT   => gsc_init_dataready,   
+      GSC_INIT_DATA_OUT        => gsc_init_data,        
+      GSC_INIT_PACKET_NUM_OUT  => gsc_init_packet_num,  
+      GSC_INIT_READ_IN         => gsc_init_read,        
+      GSC_REPLY_DATAREADY_IN   => gsc_reply_dataready,  
+      GSC_REPLY_DATA_IN        => gsc_reply_data,       
+      GSC_REPLY_PACKET_NUM_IN  => gsc_reply_packet_num, 
+      GSC_REPLY_READ_OUT       => gsc_reply_read,       
+      GSC_BUSY_IN              => gsc_busy,             
+      
+      BUS_IP_RX  => busgbeip_rx,
+      BUS_IP_TX  => busgbeip_tx,
+      BUS_REG_RX => busgbereg_rx,
+      BUS_REG_TX => busgbereg_tx,
+      
+      MAKE_RESET_OUT           => reset_via_gbe,
+
+      DEBUG_OUT                => open
+      );
+
+
+---------------------------------------------------------------------------
+-- Hub with GbE
+---------------------------------------------------------------------------
+
+  THE_HUB: entity work.trb_net16_hub_streaming_port_sctrl_record
+  generic map( 
+    HUB_USED_CHANNELS   => (1,1,0,1),
+    INIT_ADDRESS        => INIT_ADDRESS,
+    MII_NUMBER          => INTERFACE_NUM,
+    MII_IS_UPLINK       => MII_IS_UPLINK,
+    MII_IS_DOWNLINK     => MII_IS_DOWNLINK,
+    MII_IS_UPLINK_ONLY  => MII_IS_UPLINK_ONLY,
+    USE_ONEWIRE         => c_YES,
+    HARDWARE_VERSION    => HARDWARE_INFO,
+    INCLUDED_FEATURES   => INCLUDED_FEATURES,
+    INIT_ENDPOINT_ID    => x"0001",
+    CLOCK_FREQUENCY     => CLOCK_FREQUENCY,
+    BROADCAST_SPECIAL_ADDR => BROADCAST_SPECIAL_ADDR
+    )
+  port map( 
+    CLK                     => clk_sys,
+    RESET                   => reset_i,
+    CLK_EN                  => '1',
+
+    --Media interfacces
+    MEDIA_MED2INT           => med2int,
+    MEDIA_INT2MED           => int2med,
+    
+    --Event information coming from CTS
+    CTS_NUMBER_OUT          => cts_number,
+    CTS_CODE_OUT            => cts_code,
+    CTS_INFORMATION_OUT     => cts_information,
+    CTS_READOUT_TYPE_OUT    => cts_readout_type,
+    CTS_START_READOUT_OUT   => cts_start_readout,
+    --Information   sent to CTS
+    --status data, equipped with DHDR
+    CTS_DATA_IN             => cts_data,
+    CTS_DATAREADY_IN        => cts_dataready,
+    CTS_READOUT_FINISHED_IN => cts_readout_finished,
+    CTS_READ_OUT            => cts_read,
+    CTS_LENGTH_IN           => cts_length,
+    CTS_STATUS_BITS_IN      => cts_status_bits,
+    -- Data from Frontends
+    FEE_DATA_OUT            => fee_data,
+    FEE_DATAREADY_OUT       => fee_dataready,
+    FEE_READ_IN             => fee_read,
+    FEE_STATUS_BITS_OUT     => fee_status_bits,
+    FEE_BUSY_OUT            => fee_busy,
+    MY_ADDRESS_IN           => my_address,
+    COMMON_STAT_REGS        => common_stat_reg, --open,
+    COMMON_CTRL_REGS        => common_ctrl_reg, --open,
+    ONEWIRE                 => TEMPSENS,
+    MY_ADDRESS_OUT          => my_address,
+    UNIQUE_ID_OUT           => mc_unique_id,
+    EXTERNAL_SEND_RESET     => external_reset_i,
+    
+    BUS_RX                  => ctrlbus_rx,
+    BUS_TX                  => ctrlbus_tx,
+    TIMER                   => timer,
+
+    --Gbe Sctrl Input
+    GSC_INIT_DATAREADY_IN        => gsc_init_dataready,
+    GSC_INIT_DATA_IN             => gsc_init_data,
+    GSC_INIT_PACKET_NUM_IN       => gsc_init_packet_num,
+    GSC_INIT_READ_OUT            => gsc_init_read,
+    GSC_REPLY_DATAREADY_OUT      => gsc_reply_dataready,
+    GSC_REPLY_DATA_OUT           => gsc_reply_data,
+    GSC_REPLY_PACKET_NUM_OUT     => gsc_reply_packet_num,
+    GSC_REPLY_READ_IN            => gsc_reply_read,
+    GSC_BUSY_OUT                 => gsc_busy,
+
+  --status and control ports
+    HUB_STAT_CHANNEL             => open,
+    HUB_STAT_GEN                 => open,
+    MPLEX_CTRL                   => (others => '0'),
+    MPLEX_STAT                   => open,
+    STAT_REGS                    => open,
+    STAT_CTRL_REGS               => open,
+
+    --Fixed status and control ports
+    STAT_DEBUG              => open,
+    CTRL_DEBUG              => (others => '0')
+  );
+  
+  external_reset_i <= reset_via_gbe; -- or med2int(9).stat_op(13);
+  
+  process begin
+    wait until rising_edge(clk_sys);
+    external_reset_delayed(0) <= external_reset_delayed(0) or external_reset_i;
+    external_reset_delayed(3) <= external_reset_delayed(2);
+    external_reset_delayed(4) <= external_reset_delayed(2) and not external_reset_delayed(3);
+    if timer.tick_us = '1' then
+      external_reset_delayed(1) <= external_reset_delayed(0);
+      external_reset_delayed(2) <= external_reset_delayed(1);
+    end if;
+    if reset_i = '1' then
+      external_reset_delayed <= (others => '0');
+    end if;  
+  end process;  
+  
+end generate;
+
+
+---------------------------------------------------------------------------
+-- Bus Handler
+---------------------------------------------------------------------------
+  THE_BUS_HANDLER : entity work.trb_net16_regio_bus_handler_record
+    generic map(
+      PORT_NUMBER      => 7,
+      PORT_ADDRESSES   => (0 => x"d000", 1 => x"d300", 2 => x"b000", 3 => x"b200", 4 => x"b400", 5 => x"8100", 6 => x"8300", 7 => x"b600", others => x"0000"),
+      PORT_ADDR_MASK   => (0 => 12,      1 => 1,       2 => 9,       3 => 9,       4 => 9,       5 => 8,       6 => 8,       7 => 9,       others => 0),
+      PORT_MASK_ENABLE => 1
+      )
+    port map(
+      CLK   => clk_sys,
+      RESET => reset_i,
+
+      REGIO_RX  => handlerbus_rx,
+      REGIO_TX  => ctrlbus_tx,
+      
+      BUS_RX(0) => bustools_rx, --Flash, SPI, UART, ADC, SED
+      BUS_RX(1) => bustc_rx,    --Clock switch
+      BUS_RX(2) => bussci1_rx,   --SCI Serdes
+      BUS_RX(3) => bussci2_rx,
+      BUS_RX(4) => bussci3_rx,
+      BUS_RX(5) => busgbeip_rx,
+      BUS_RX(6) => busgbereg_rx,
+      --BUS_RX(7) => bussci4_rx,
+      BUS_TX(0) => bustools_tx,
+      BUS_TX(1) => bustc_tx,
+      BUS_TX(2) => bussci1_tx,
+      BUS_TX(3) => bussci2_tx,
+      BUS_TX(4) => bussci3_tx,
+      BUS_TX(5) => busgbeip_tx,
+      BUS_TX(6) => busgbereg_tx,
+      --BUS_TX(7) => bussci4_tx,
+      STAT_DEBUG => open
+      );
+
+  handlerbus_rx <= ctrlbus_rx when bus_master_active = '0' else bus_master_out;         
+      
+---------------------------------------------------------------------------
+-- Control Tools
+---------------------------------------------------------------------------
+  THE_TOOLS: entity work.trb3sc_tools 
+    port map(
+      CLK         => clk_sys,
+      RESET       => reset_i,
+      
+      --Flash & Reload
+      FLASH_CS    => FLASH_CS,
+      FLASH_CLK   => FLASH_CLK,
+      FLASH_IN    => FLASH_OUT,
+      FLASH_OUT   => FLASH_IN,
+      PROGRAMN    => PROGRAMN,
+      REBOOT_IN   => do_reboot_i,
+      --SPI
+      SPI_CS_OUT  => spi_cs,  
+      SPI_MOSI_OUT=> spi_mosi,
+      SPI_MISO_IN => spi_miso,
+      SPI_CLK_OUT => spi_clk,
+      --Header
+      HEADER_IO   => HDR_IO,
+      --LCD
+      LCD_DATA_IN => lcd_data,
+      --ADC
+      ADC_CS      => ADC_CS,
+      ADC_MOSI    => ADC_DIN,
+      ADC_MISO    => ADC_DOUT,
+      ADC_CLK     => ADC_CLK,
+      --Trigger & Monitor 
+      MONITOR_INPUTS =>  monitor_inputs_i,
+--       MONITOR_INPUTS(21 downto 18) => trig_gen_out_i,
+      TRIG_GEN_INPUTS  => trigger_inputs_i,
+      TRIG_GEN_OUTPUTS => trig_gen_out_i,      
+      --SED
+      SED_ERROR_OUT => sed_error_i,
+      --Slowcontrol
+      BUS_RX     => bustools_rx,
+      BUS_TX     => bustools_tx,
+      --Control master for default settings
+      BUS_MASTER_IN  => ctrlbus_tx,
+      BUS_MASTER_OUT => bus_master_out,
+      BUS_MASTER_ACTIVE => bus_master_active,        
+      DEBUG_OUT  => open
+      );      
+
+monitor_inputs_i(11 downto 8) <= trig_gen_out_i;
+monitor_inputs_i(43 downto 12) <= INP(95 downto 64);
+
+trigger_inputs_i(11 downto 8) <= (others => '0');
+trigger_inputs_i(43 downto 12) <= INP(95 downto 64);
+
+  spi_miso(5 downto 4) <= DAC_IN_SDI(6 downto 5);
+  DAC_OUT_SCK(6 downto 5) <= spi_clk(5 downto 4);
+  DAC_OUT_CS(6 downto 5)  <= spi_cs(5 downto 4);
+  DAC_OUT_SDO(6 downto 5) <= spi_mosi(5 downto 4);
+
+
+do_reboot_i <= common_ctrl_reg(15) or reboot_from_gbe;
+
+---------------------------------------------------------------------------
+-- Switches
+---------------------------------------------------------------------------
+--Serdes Select
+  PCSSW_ENSMB <= '0';
+  PCSSW_EQ    <= x"0";
+  PCSSW_PE    <= x"F";
+  PCSSW       <= "01001110"; --SFP2 on B3, AddOn on D1
+
+  
+---------------------------------------------------------------------------
+-- LED
+---------------------------------------------------------------------------
+  --LED are green, orange, red, yellow, white(2), rj_green(2), rj_red(2), sfp_green(2), sfp_red(2)
+  LED_GREEN            <= debug_clock_reset(0);   
+  LED_ORANGE           <= debug_clock_reset(1);
+  LED_RED              <= not sed_error_i;
+  LED_YELLOW           <= debug_clock_reset(2);
+  LED_WHITE            <= led;  
+  LED_SFP_GREEN(1)     <= not med2int(11).stat_op(9);  --SFP Link Status
+  LED_SFP_RED(1)       <= not (med2int(11).stat_op(10) or med2int(11).stat_op(11));  --SFP RX/TX
+
+  LED_SFP_GREEN(0) <= '1';
+  LED_SFP_RED(0)   <= '1';
+
+gen_hub_leds : for i in 0 to 6 generate
+  LED_HUB_LINKOK(i+1) <= not  med2int(i+4).stat_op(9);
+  LED_HUB_TX(i+1)     <= not (med2int(i+4).stat_op(10) or not med2int(i+4).stat_op(9));
+  LED_HUB_RX(i+1)     <= not (med2int(i+4).stat_op(11));
+end generate;
+
+
+  
+---------------------------------------------------------------------------
+-- Backplane
+---------------------------------------------------------------------------  
+  BACK_LVDS(0) <= clk_full;
+  BACK_LVDS(1) <= TRIG_LEFT;
+
+  RJ_IO(3 downto 2) <= trig_gen_out_i(1 downto 0);  
+  
+---------------------------------------------------------------------------
+-- Test Circuits
+---------------------------------------------------------------------------
+  process begin
+    wait until rising_edge(clk_sys);
+    time_counter <= time_counter + 1; 
+    if reset_i = '1' then
+      time_counter <= (others => '0');
+    end if;
+  end process;  
+
+  led(0) <= time_counter(26) and time_counter(16);
+  led(1) <= not (clear_i or reset_i);
+  
+  
+--   TEST_LINE <= med_stat_debug(15 downto 0);
+  --TEST_LINE(0) <= med2int(9).stat_op(13);
+  --TEST_LINE(1) <= med2int(9).stat_op(15);
+  --TEST_LINE(2) <= clear_i;
+  --TEST_LINE(3) <= reset_i;
+  --TEST_LINE(4) <= med2int(9).dataready;
+  --TEST_LINE(5) <= int2med(9).dataready;
+  --TEST_LINE(6) <= med2int(7).dataready;
+  --TEST_LINE(7) <= int2med(7).dataready;
+--   TEST_LINE(7) <= med2int(9).stat_op(9);
+  
+end architecture;
+
+
+
diff --git a/pinout/trb3sc_halfmaster.lpf b/pinout/trb3sc_halfmaster.lpf
new file mode 100644 (file)
index 0000000..da59a0a
--- /dev/null
@@ -0,0 +1,404 @@
+#################################################################\r
+# Clock I/O\r
+#################################################################\r
+LOCATE COMP "CLK_SUPPL_PCLK"                 SITE "V9";            #was SUPPL_CLOCK3_P\r
+LOCATE COMP "CLK_CORE_PCLK"                  SITE "U9";            #was "CORE_CLOCK0_P"\r
+LOCATE COMP "CLK_EXT_PLL_LEFT"               SITE "N7";            #was "EXT_CLOCK2_P"\r
+DEFINE PORT GROUP "CLK_group" "CLK*" ;\r
+IOBUF GROUP  "CLK_group" IO_TYPE=LVDS25  DIFFRESISTOR=100;\r
+\r
+LOCATE COMP "TRIG_LEFT"                      SITE "T6";\r
+DEFINE PORT GROUP "TRIG_group" "TRIG*" ;\r
+IOBUF GROUP  "TRIG_group" IO_TYPE=LVDS25  DIFFRESISTOR=100;\r
+\r
+#################################################################\r
+# Backplane I/O\r
+#################################################################\r
+\r
+LOCATE COMP "BACK_TRIG1_0"           SITE "B27";\r
+LOCATE COMP "BACK_TRIG1_1"           SITE "B28";\r
+LOCATE COMP "BACK_TRIG1_2"           SITE "A29";\r
+LOCATE COMP "BACK_TRIG1_3"           SITE "A31";\r
+# LOCATE COMP "BACK_TRIG1_4"           SITE "L32";    #was "DQUR0_1_P" 109\r
+# LOCATE COMP "BACK_TRIG1_5"           SITE "L26";    #was "DQUR0_0_P" 105\r
+# LOCATE COMP "BACK_TRIG1_6"           SITE "K7";     #was "DQUL1_4_P" 93\r
+# LOCATE COMP "BACK_TRIG1_7"           SITE "M8";     #was "DQUL1_3_P" 89\r
+# LOCATE COMP "BACK_TRIG1_8"           SITE "K2";     #was "DQUL1_1_P" 77\r
+\r
+LOCATE COMP "BACK_TRIG2_0"           SITE "C27";\r
+LOCATE COMP "BACK_TRIG2_1"           SITE "A28";\r
+LOCATE COMP "BACK_TRIG2_2"           SITE "A30";\r
+LOCATE COMP "BACK_TRIG2_3"           SITE "B31";\r
+# LOCATE COMP "BACK_TRIG2_4"           SITE "L31";  #DQUR0_1_N\r
+# LOCATE COMP "BACK_TRIG2_5"           SITE "M25";  #DQUR0_0_N\r
+# LOCATE COMP "BACK_TRIG2_6"           SITE "J6";   #DQUL1_4_N\r
+# LOCATE COMP "BACK_TRIG2_7"           SITE "L7";   #DQUL1_3_N\r
+# LOCATE COMP "BACK_TRIG2_8"           SITE "K1";   #DQUL1_1_N\r
+\r
+LOCATE COMP "BACK_SLAVE_READY_0"     SITE "C26";\r
+LOCATE COMP "BACK_SLAVE_READY_1"     SITE "D27";\r
+LOCATE COMP "BACK_SLAVE_READY_2"     SITE "A26";\r
+LOCATE COMP "BACK_SLAVE_READY_3"     SITE "H26";\r
+# LOCATE COMP "BACK_SLAVE_READY_4"     SITE "N32";    #was "DQUR1_2_P" 114\r
+# LOCATE COMP "BACK_SLAVE_READY_5"     SITE "N26";    #was "DQUR1_1_P" 110\r
+# LOCATE COMP "BACK_SLAVE_READY_6"     SITE "K6";     #was "DQUL0_2_P" 82\r
+# LOCATE COMP "BACK_SLAVE_READY_7"     SITE "M4";     #was "DQUL0_1_P" 78\r
+# LOCATE COMP "BACK_SLAVE_READY_8"     SITE "J3";     #was "DQUL2_4_P" 70\r
+\r
+LOCATE COMP "BACK_MASTER_READY_0"      SITE "D26";\r
+LOCATE COMP "BACK_MASTER_READY_1"      SITE "E27";\r
+LOCATE COMP "BACK_MASTER_READY_2"      SITE "A27";\r
+LOCATE COMP "BACK_MASTER_READY_3"      SITE "H25";\r
+# LOCATE COMP "BACK_MASTER_READY_4"      SITE "N31";  #DQUR1_2_N\r
+# LOCATE COMP "BACK_MASTER_READY_5"      SITE "P26";  #DQUR1_1_N\r
+# LOCATE COMP "BACK_MASTER_READY_6"      SITE "K5";   #DQUL0_2_N\r
+# LOCATE COMP "BACK_MASTER_READY_7"      SITE "M3";   #DQUL0_1_N\r
+# LOCATE COMP "BACK_MASTER_READY_8"      SITE "H2";   #DQUL2_4_N\r
+\r
+\r
+DEFINE PORT GROUP "BACK_TRIG_group" "BACK_TRIG*" ;\r
+DEFINE PORT GROUP "BACK_SLAVE_group" "BACK_SLAVE*" ;\r
+DEFINE PORT GROUP "BACK_MASTER_group" "BACK_MASTER*" ;\r
+\r
+IOBUF GROUP  "BACK_TRIG_group" IO_TYPE=LVCMOS25 PULLMODE=UP;\r
+IOBUF GROUP  "BACK_SLAVE_group" IO_TYPE=LVCMOS25 PULLMODE=UP;\r
+IOBUF GROUP  "BACK_MASTER_group" IO_TYPE=LVCMOS25 DRIVE=4;\r
+\r
+LOCATE COMP "BACK_LVDS_0"                   SITE "V2";\r
+LOCATE COMP "BACK_LVDS_1"                   SITE "T4";\r
+# LOCATE COMP "BACK_LVDS_0_N"                   SITE "V1";\r
+# LOCATE COMP "BACK_LVDS_1_N"                   SITE "T3";\r
+DEFINE PORT GROUP "BACK_LVDS_group" "BACK_LVDS*" ;\r
+IOBUF GROUP  "BACK_LVDS_group" IO_TYPE=LVDS25;\r
+\r
+LOCATE COMP "BACK_3V3_0"                    SITE "E11";\r
+LOCATE COMP "BACK_3V3_1"                    SITE "F12";\r
+LOCATE COMP "BACK_3V3_2"                    SITE "F10";\r
+LOCATE COMP "BACK_3V3_3"                    SITE "E10";\r
+DEFINE PORT GROUP "BACK_3V3_group" "BACK_3V3*" ;\r
+IOBUF GROUP  "BACK_3V3_group" IO_TYPE=LVTTL33 PULLMODE=DOWN;\r
+\r
+\r
+#################################################################\r
+# AddOn Connector\r
+#################################################################\r
+  LOCATE COMP "LED_HUB_LINKOK_1"     SITE "AA2";    #was "DQLL0_0_P" 1\r
+  LOCATE COMP "LED_HUB_RX_1"         SITE "AA1";\r
+  LOCATE COMP "LED_HUB_TX_1"         SITE "AB2";    #was "DQLL0_1_P" 5\r
+  LOCATE COMP "HUB_MOD0_1"           SITE "AB1";\r
+  LOCATE COMP "HUB_MOD1_1"           SITE "AA4";    #was "DQLL0_2_P" 9\r
+  LOCATE COMP "HUB_MOD2_1"           SITE "AA3";\r
+# LOCATE COMP "HUB_RATESEL_1"        SITE "AA10";   #was "DQSLL0_T"  13\r
+  LOCATE COMP "HUB_TXDIS_1"          SITE "AB9";\r
+  LOCATE COMP "HUB_LOS_1"            SITE "AA5";    #was "DQLL0_3_P" 17\r
+# LOCATE COMP "HUB_TXFAULT_1"        SITE "AB5";\r
+\r
+  LOCATE COMP "LED_HUB_LINKOK_2"     SITE "Y7";     #was "DQLL0_4_P" 21\r
+  LOCATE COMP "LED_HUB_RX_2"         SITE "AA7";\r
+  LOCATE COMP "LED_HUB_TX_2"         SITE "AC5";    #was "DQLL2_0_P" 25\r
+  LOCATE COMP "HUB_MOD0_2"           SITE "AC4";\r
+  LOCATE COMP "HUB_MOD1_2"           SITE "AC2";    #was "DQLL2_1_P" 29\r
+  LOCATE COMP "HUB_MOD2_2"           SITE "AC1";\r
+# LOCATE COMP "HUB_RATESEL_2"        SITE "AB4";    #was "DQLL2_2_P" 33\r
+  LOCATE COMP "HUB_TXDIS_2"          SITE "AB3";\r
+  LOCATE COMP "HUB_LOS_2"            SITE "AD5";    #was "DQSLL2_T"  37\r
+# LOCATE COMP "HUB_TXFAULT_2"        SITE "AE5";\r
\r
+  LOCATE COMP "LED_HUB_LINKOK_3"     SITE "AE4";    #was "DQLL3_0_P" 2\r
+  LOCATE COMP "LED_HUB_RX_3"         SITE "AE3";\r
+  LOCATE COMP "LED_HUB_TX_3"         SITE "AB10";   #was "DQLL3_1_P" 6\r
+  LOCATE COMP "HUB_MOD0_3"           SITE "AC10";\r
+  LOCATE COMP "HUB_MOD1_3"           SITE "AE2";    #was "DQLL3_2_P" 10\r
+  LOCATE COMP "HUB_MOD2_3"           SITE "AE1";\r
+# LOCATE COMP "HUB_RATESEL_3"        SITE "AJ1";    #was "DQSLL3_T"  14\r
+  LOCATE COMP "HUB_TXDIS_3"          SITE "AK1";\r
+  LOCATE COMP "HUB_LOS_3"            SITE "AD4";    #was "DQLL3_3_P" 18\r
+# LOCATE COMP "HUB_TXFAULT_3"        SITE "AD3";\r
+\r
+  LOCATE COMP "LED_HUB_LINKOK_4"     SITE "AC9";    #was "DQLL3_4_P" 22\r
+  LOCATE COMP "LED_HUB_RX_4"         SITE "AC8";\r
+  LOCATE COMP "LED_HUB_TX_4"         SITE "Y2";     #was "DQLL1_0_P" 26\r
+  LOCATE COMP "HUB_MOD0_4"           SITE "Y1";\r
+  LOCATE COMP "HUB_MOD1_4"           SITE "W4";     #was "DQLL1_1_P" 30\r
+  LOCATE COMP "HUB_MOD2_4"           SITE "W3";\r
+# LOCATE COMP "HUB_RATESEL_4"        SITE "W2";     #was "DQLL1_2_P" 34\r
+  LOCATE COMP "HUB_TXDIS_4"          SITE "W1";\r
+  LOCATE COMP "HUB_LOS_4"            SITE "W6";     #was "DQSLL1_T"  38\r
+# LOCATE COMP "HUB_TXFAULT_4"        SITE "Y6";\r
+\r
+  LOCATE COMP "LED_HUB_LINKOK_5"     SITE "AD31";   #was "DQLR1_0_P" 169\r
+  LOCATE COMP "LED_HUB_RX_5"         SITE "AD30";\r
+  LOCATE COMP "LED_HUB_TX_5"         SITE "AB32";   #was "DQLR1_1_P" 173\r
+  LOCATE COMP "HUB_MOD0_5"           SITE "AB31";\r
+  LOCATE COMP "HUB_MOD1_5"           SITE "AE34";   #was "DQLR1_2_P" 177\r
+  LOCATE COMP "HUB_MOD2_5"           SITE "AE33";\r
+# LOCATE COMP "HUB_RATESEL_5"        SITE "AB26";   #was "DQSLR1_T"  181\r
+  LOCATE COMP "HUB_TXDIS_5"          SITE "AB25";\r
+  LOCATE COMP "HUB_LOS_5"            SITE "AD33";   #was "DQLR1_3_P" 185\r
+# LOCATE COMP "HUB_TXFAULT_5"        SITE "AD34"\r
+\r
+  LOCATE COMP "LED_HUB_LINKOK_6"     SITE "W30";    #was "DQLR2_0_P" 170\r
+  LOCATE COMP "LED_HUB_RX_6"         SITE "W29";\r
+  LOCATE COMP "LED_HUB_TX_6"         SITE "W27";    #was "DQLR2_1_P" 174\r
+  LOCATE COMP "HUB_MOD0_6"           SITE "W26";\r
+  LOCATE COMP "HUB_MOD1_6"           SITE "W34";    #was "DQLR2_2_P" 178\r
+  LOCATE COMP "HUB_MOD2_6"           SITE "W33";\r
+# LOCATE COMP "HUB_RATESEL_6"        SITE "Y30";    #was "DQSLR2_T"  182\r
+  LOCATE COMP "HUB_TXDIS_6"          SITE "AA29";\r
+  LOCATE COMP "HUB_LOS_6"            SITE "Y34";    #was "DQLR2_3_P" 186\r
+# LOCATE COMP "HUB_TXFAULT_6"        SITE "Y33";\r
+\r
+  LOCATE COMP "LED_HUB_LINKOK_7"     SITE "AB34";   #was "DQLR0_0_P" 129\r
+  LOCATE COMP "LED_HUB_RX_7"         SITE "AB33";\r
+  LOCATE COMP "LED_HUB_TX_7"         SITE "AA25";   #was "DQLR0_1_P" 133\r
+  LOCATE COMP "HUB_MOD0_7"           SITE "AA26";\r
+  LOCATE COMP "HUB_MOD1_7"           SITE "AC34";   #was "DQLR0_2_P" 137\r
+  LOCATE COMP "HUB_MOD2_7"           SITE "AC33";\r
+# LOCATE COMP "HUB_RATESEL_7"        SITE "AB30";   #was "DQSLR0_T"  141\r
+  LOCATE COMP "HUB_TXDIS_7"          SITE "AC30";\r
+  LOCATE COMP "HUB_LOS_7"            SITE "L26";    #was "DQUR0_0_P" 105 #SITE "AA31";   #was "DQLR0_3_P" 145\r
+# LOCATE COMP "HUB_TXFAULT_7"        SITE "AA30"\r
+\r
+DEFINE PORT GROUP "HUB_group" "HUB*" ;\r
+IOBUF GROUP "HUB_group" IO_TYPE=LVCMOS25 PULLMODE=UP;\r
+DEFINE PORT GROUP "LED_HUB_group" "LED_HUB*" ;\r
+IOBUF GROUP "LED_HUB_group" IO_TYPE=LVCMOS25 PULLMODE=UP;\r
+\r
+\r
+#################################################################\r
+# AddOn Connector\r
+#################################################################\r
+#on KEL1\r
+LOCATE COMP  "INP_64"   SITE "AP5";\r
+LOCATE COMP  "INP_65"   SITE "AP2";\r
+LOCATE COMP  "INP_66"   SITE "AN1";\r
+LOCATE COMP  "INP_67"   SITE "AN3";\r
+LOCATE COMP  "INP_68"   SITE "AL5";\r
+LOCATE COMP  "INP_69"   SITE "AM6";\r
+LOCATE COMP  "INP_70"   SITE "AL4";\r
+LOCATE COMP  "INP_71"   SITE "AJ5";\r
+LOCATE COMP  "INP_72"   SITE "AJ2";\r
+LOCATE COMP  "INP_73"   SITE "AL3";\r
+LOCATE COMP  "INP_74"   SITE "AD9";\r
+LOCATE COMP  "INP_75"   SITE "AJ4";\r
+LOCATE COMP  "INP_76"   SITE "V4";\r
+LOCATE COMP  "INP_77"   SITE "V5";                            \r
+LOCATE COMP  "INP_78"   SITE "T9";\r
+LOCATE COMP  "INP_79"   SITE "T2";\r
+ #on KEL2\r
+LOCATE COMP  "INP_80"   SITE "AP29";\r
+LOCATE COMP  "INP_81"   SITE "AP33";\r
+LOCATE COMP  "INP_82"   SITE "AN34";\r
+LOCATE COMP  "INP_83"   SITE "AP31";\r
+LOCATE COMP  "INP_84"   SITE "AN32";\r
+LOCATE COMP  "INP_85"   SITE "AM29";\r
+LOCATE COMP  "INP_86"   SITE "AL31";\r
+LOCATE COMP  "INP_87"   SITE "AL30";                                         \r
+LOCATE COMP  "INP_88"   SITE "AL34";\r
+LOCATE COMP  "INP_89"   SITE "AJ31";\r
+LOCATE COMP  "INP_90"   SITE "AH33";\r
+LOCATE COMP  "INP_91"   SITE "AL32";\r
+LOCATE COMP  "INP_92"   SITE "AF32";\r
+LOCATE COMP  "INP_93"   SITE "AE32";\r
+LOCATE COMP  "INP_94"   SITE "AE30";\r
+LOCATE COMP  "INP_95"   SITE "AD26";\r
+\r
+DEFINE PORT GROUP "INP_group" "INP*" ;\r
+IOBUF GROUP "INP_group" IO_TYPE=LVDS25 DIFFRESISTOR=100;\r
+\r
+\r
+#################################################################\r
+# SPI\r
+#################################################################\r
+LOCATE COMP  "DAC_IN_SDI_5"  SITE "P7";\r
+LOCATE COMP  "DAC_IN_SDI_6"  SITE "M29";\r
+\r
+DEFINE PORT GROUP "IN_group" "DAC_IN*" ;\r
+IOBUF GROUP "IN_group" IO_TYPE=LVDS25 DIFFRESISTOR=100;\r
+\r
+LOCATE COMP  "DAC_OUT_SDO_5"   SITE "R8";\r
+LOCATE COMP  "DAC_OUT_SCK_5"   SITE "R2";\r
+LOCATE COMP  "DAC_OUT_CS_5"    SITE "P9";\r
+LOCATE COMP  "DAC_OUT_SDO_6"   SITE "AC28";\r
+LOCATE COMP  "DAC_OUT_SCK_6"   SITE "M34";\r
+LOCATE COMP  "DAC_OUT_CS_6"    SITE "L28";\r
+\r
+DEFINE PORT GROUP "OUT_group" "DAC_OUT*" ;\r
+IOBUF GROUP "OUT_group" IO_TYPE=LVDS25 DIFFRESISTOR=OFF;\r
+\r
+#################################################################\r
+# Pin-header IO\r
+#################################################################\r
+LOCATE COMP "HDR_IO_1"                     SITE "AP28";\r
+LOCATE COMP "HDR_IO_2"                     SITE "AN28";\r
+LOCATE COMP "HDR_IO_3"                     SITE "AP27";\r
+LOCATE COMP "HDR_IO_4"                     SITE "AN27";\r
+LOCATE COMP "HDR_IO_5"                     SITE "AM27";\r
+LOCATE COMP "HDR_IO_6"                     SITE "AL27";\r
+LOCATE COMP "HDR_IO_7"                     SITE "AH26";\r
+LOCATE COMP "HDR_IO_8"                     SITE "AG26";\r
+LOCATE COMP "HDR_IO_9"                     SITE "AM28";\r
+LOCATE COMP "HDR_IO_10"                    SITE "AL28";\r
+DEFINE PORT GROUP "HDR_group" "HDR*" ;\r
+IOBUF GROUP  "HDR_group" IO_TYPE=LVCMOS25 PULLMODE=DOWN ;\r
+\r
+#################################################################\r
+# Many LED\r
+#################################################################\r
+LOCATE COMP "LED_RJ_GREEN_0"                 SITE "C25";\r
+LOCATE COMP "LED_RJ_RED_0"                   SITE "D25";\r
+LOCATE COMP "LED_GREEN"                      SITE "D24";\r
+LOCATE COMP "LED_ORANGE"                     SITE "E24";\r
+LOCATE COMP "LED_RED"                        SITE "K23";\r
+LOCATE COMP "LED_RJ_GREEN_1"                 SITE "G26";\r
+LOCATE COMP "LED_RJ_RED_1"                   SITE "G25";\r
+LOCATE COMP "LED_YELLOW"                     SITE "K24";\r
+IOBUF  PORT "LED_RJ_GREEN_0"    IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_RJ_RED_0"      IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_GREEN"         IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_ORANGE"        IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_RED"           IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_RJ_GREEN_1"    IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_RJ_RED_1"      IO_TYPE=LVCMOS25 ;\r
+IOBUF  PORT "LED_YELLOW"        IO_TYPE=LVCMOS25 ;\r
+\r
+LOCATE COMP "LED_SFP_GREEN_0"                SITE "B4";\r
+LOCATE COMP "LED_SFP_GREEN_1"                SITE "A6";\r
+LOCATE COMP "LED_SFP_RED_0"                  SITE "A3";\r
+LOCATE COMP "LED_SFP_RED_1"                  SITE "A8";\r
+DEFINE PORT GROUP "LED_SFP_group" "LED_SFP*" ;\r
+IOBUF GROUP  "LED_SFP_group" IO_TYPE=LVTTL33 ;\r
+\r
+LOCATE COMP "LED_WHITE_0"                    SITE "A32";\r
+LOCATE COMP "LED_WHITE_1"                    SITE "A33";\r
+DEFINE PORT GROUP "LED_WHITE_group" "LED_WHITE*" ;\r
+IOBUF GROUP  "LED_WHITE_group" IO_TYPE=LVTTL33 ;\r
+\r
+#################################################################\r
+# SFP Control Signals\r
+#################################################################\r
+LOCATE COMP "SFP_LOS_0"                      SITE "B6";\r
+LOCATE COMP "SFP_LOS_1"                      SITE "C9";\r
+LOCATE COMP "SFP_MOD0_0"                     SITE "A5";\r
+LOCATE COMP "SFP_MOD0_1"                     SITE "K11";\r
+LOCATE COMP "SFP_MOD1_0"                     SITE "B7";\r
+LOCATE COMP "SFP_MOD1_1"                     SITE "J11";\r
+LOCATE COMP "SFP_MOD2_0"                     SITE "A7";\r
+LOCATE COMP "SFP_MOD2_1"                     SITE "D9";\r
+LOCATE COMP "SFP_TX_DIS_0"                   SITE "D6";\r
+LOCATE COMP "SFP_TX_DIS_1"                   SITE "A9";\r
+\r
+DEFINE PORT GROUP "SFP_group" "SFP*" ;\r
+IOBUF GROUP  "SFP_group" IO_TYPE=LVTTL33 ;\r
+\r
+\r
+\r
+#################################################################\r
+# Serdes Output Switch\r
+#################################################################\r
+LOCATE COMP "PCSSW_ENSMB"                  SITE "B3";\r
+LOCATE COMP "PCSSW_EQ_0"                   SITE "B1";\r
+LOCATE COMP "PCSSW_EQ_1"                   SITE "B2";\r
+LOCATE COMP "PCSSW_EQ_2"                   SITE "E4";\r
+LOCATE COMP "PCSSW_EQ_3"                   SITE "D4";\r
+LOCATE COMP "PCSSW_PE_0"                   SITE "C3";\r
+LOCATE COMP "PCSSW_PE_1"                   SITE "C4";\r
+LOCATE COMP "PCSSW_PE_2"                   SITE "D3";\r
+LOCATE COMP "PCSSW_PE_3"                   SITE "C2";\r
+LOCATE COMP "PCSSW_1"                      SITE "D5";\r
+LOCATE COMP "PCSSW_0"                      SITE "A2";\r
+LOCATE COMP "PCSSW_2"                      SITE "E13";\r
+LOCATE COMP "PCSSW_3"                      SITE "F13";\r
+LOCATE COMP "PCSSW_4"                      SITE "G13";\r
+LOCATE COMP "PCSSW_5"                      SITE "H14";\r
+LOCATE COMP "PCSSW_6"                      SITE "A13";\r
+LOCATE COMP "PCSSW_7"                      SITE "B13";\r
+DEFINE PORT GROUP "PCSSW_group" "PCSSW*" ;\r
+IOBUF GROUP  "PCSSW_group" IO_TYPE=LVTTL33 PULLMODE=DOWN ;\r
+\r
+\r
+#################################################################\r
+# ADC\r
+#################################################################\r
+LOCATE COMP "ADC_CLK"                        SITE "A14";    \r
+LOCATE COMP "ADC_CS"                         SITE "B14";    \r
+LOCATE COMP "ADC_DIN"                        SITE "G17";    \r
+LOCATE COMP "ADC_DOUT"                       SITE "G16";    \r
+IOBUF  PORT "ADC_CLK"  IO_TYPE=LVTTL33 PULLMODE=UP DRIVE=4 ;\r
+IOBUF  PORT "ADC_CS"   IO_TYPE=LVTTL33 PULLMODE=UP DRIVE=4 ;\r
+IOBUF  PORT "ADC_DIN"  IO_TYPE=LVTTL33 PULLMODE=UP DRIVE=4 ;\r
+IOBUF  PORT "ADC_DOUT" IO_TYPE=LVTTL33 PULLMODE=UP ;\r
+\r
+\r
+#################################################################\r
+# RJ-45 connectors\r
+#################################################################\r
+LOCATE COMP "RJ_IO_0"                      SITE "R28";\r
+LOCATE COMP "RJ_IO_1"                      SITE "R31";\r
+LOCATE COMP "RJ_IO_2"                      SITE "R26";\r
+LOCATE COMP "RJ_IO_3"                      SITE "R34";\r
+#LOCATE COMP "RJ_IO_1_N"                      SITE "R27";\r
+#LOCATE COMP "RJ_IO_2_N"                      SITE "R30";\r
+#LOCATE COMP "RJ_IO_3_N"                      SITE "R25";\r
+#LOCATE COMP "RJ_IO_4_N"                      SITE "R33";\r
+IOBUF  PORT "RJ_IO_0" IO_TYPE=LVDS25 ;\r
+IOBUF  PORT "RJ_IO_1" IO_TYPE=LVDS25 ;\r
+IOBUF  PORT "RJ_IO_2" IO_TYPE=LVDS25E ;\r
+IOBUF  PORT "RJ_IO_3" IO_TYPE=LVDS25E ;\r
+\r
+\r
+LOCATE COMP "SPARE_IN_0"                    SITE "K31";\r
+LOCATE COMP "SPARE_IN_1"                    SITE "R4";\r
+#LOCATE COMP "SPARE_IN0_N"                    SITE "K32";\r
+#LOCATE COMP "SPARE_IN1_N"                    SITE "R3";\r
+IOBUF  PORT "SPARE_IN_1" IO_TYPE=LVDS25 DIFFRESISTOR=100 ;\r
+IOBUF  PORT "SPARE_IN_2" IO_TYPE=LVDS25 DIFFRESISTOR=100 ;\r
+\r
+\r
+\r
+\r
+#################################################################\r
+# Flash ROM and Reboot\r
+#################################################################\r
+LOCATE COMP "FLASH_CLK"                        SITE "F34";         #was "SPI_CLK"\r
+LOCATE COMP "FLASH_CS"                         SITE "D34";         #was "SPI_CS" \r
+LOCATE COMP "FLASH_IN"                         SITE "F33";         #was "SPI_IN" \r
+LOCATE COMP "FLASH_OUT"                        SITE "F32";         #was "SPI_OUT"\r
+LOCATE COMP "PROGRAMN"                         SITE "C31";\r
+\r
+DEFINE PORT GROUP "FLASH_group" "FLASH*" ;\r
+IOBUF GROUP "FLASH_group" IO_TYPE=LVTTL33 PULLMODE=NONE;\r
+IOBUF  PORT "PROGRAMN" IO_TYPE=LVTTL33 PULLMODE=UP DRIVE=8  ;\r
+\r
+LOCATE COMP "ENPIRION_CLOCK"                 SITE "H23";\r
+IOBUF  PORT "ENPIRION_CLOCK" IO_TYPE=LVCMOS25 PULLMODE=UP DRIVE=8  ;\r
+\r
+\r
+#################################################################\r
+# Misc\r
+#################################################################\r
+LOCATE COMP  "TEMPSENS"    SITE "J13";                             #was TEMP_OWB\r
+IOBUF  PORT "TEMPSENS" IO_TYPE=LVTTL33 PULLMODE=UP DRIVE=8  ;\r
+\r
+\r
+#################################################################\r
+# Trigger I/O\r
+#################################################################\r
+LOCATE COMP "TEST_LINE_0"                     SITE "A19";\r
+LOCATE COMP "TEST_LINE_1"                     SITE "B19";\r
+LOCATE COMP "TEST_LINE_2"                     SITE "K20";\r
+LOCATE COMP "TEST_LINE_3"                     SITE "L19";\r
+LOCATE COMP "TEST_LINE_4"                     SITE "C19";\r
+LOCATE COMP "TEST_LINE_5"                     SITE "D19";\r
+LOCATE COMP "TEST_LINE_6"                     SITE "J19";\r
+LOCATE COMP "TEST_LINE_7"                     SITE "K19";\r
+LOCATE COMP "TEST_LINE_8"                     SITE "A20";\r
+LOCATE COMP "TEST_LINE_9"                     SITE "B20";\r
+LOCATE COMP "TEST_LINE_10"                    SITE "G20";\r
+LOCATE COMP "TEST_LINE_11"                    SITE "G21";\r
+LOCATE COMP "TEST_LINE_12"                    SITE "C20";\r
+LOCATE COMP "TEST_LINE_13"                    SITE "D20";\r
+LOCATE COMP "TEST_LINE_14"                    SITE "F21";\r
+LOCATE COMP "TEST_LINE_15"                    SITE "F22";\r
+DEFINE PORT GROUP "TEST_LINE_group" "TEST_LINE*" ;\r
+IOBUF GROUP "TEST_LINE_group" IO_TYPE=LVCMOS25 PULLMODE=DOWN DRIVE=8;\r