]> jspc29.x-matter.uni-frankfurt.de Git - trb3sc.git/commitdiff
updated constraints
authorCahit <c.ugur@gsi.de>
Fri, 6 Nov 2015 07:35:20 +0000 (08:35 +0100)
committerCahit <c.ugur@gsi.de>
Fri, 6 Nov 2015 07:35:20 +0000 (08:35 +0100)
pinout/basic_constraints.lpf
tdctemplate/config_compile_gsi.pl
tdctemplate/par.p2t
tdctemplate/trb3sc_tdctemplate.lpf

index 66bd5dd687108be38718c8d93ecc2a7212387e7d..8783dea2e15918854f7fabc3a7cdc027f2ae27bf 100644 (file)
@@ -48,7 +48,7 @@ FREQUENCY NET "THE_MEDIA_INTERFACE/clk_tx_full" 200 MHz; # HOLD_MARGIN 500 ps
 
 LOCATE COMP          "THE_MEDIA_INTERFACE/gen_pcs0.THE_SERDES/PCSD_INST" SITE "PCSA" ;
 LOCATE COMP          "THE_MEDIA_INTERFACE/gen_pcs3.THE_SERDES/PCSD_INST" SITE "PCSB" ;
-REGION               "MEDIA_UPLINK" "R102C55D" 13 50;
+REGION               "MEDIA_UPLINK" "R96C107D" 19 24;
 LOCATE UGROUP        "THE_MEDIA_INTERFACE/media_interface_group" REGION "MEDIA_UPLINK" ;
 
 BLOCK PATH TO   PORT "LED*";
index 416f4ee7836c5d523fc2984d2dbc54283e7c44c9..6adab2148b1f4400c5c1363bb9a5b06a545e77e5 100644 (file)
@@ -11,4 +11,4 @@ nodelist_file                => 'nodes_gsi_template.txt',
 include_TDC                  => 1,
 
 firefox_open                 => 0,
-
+twr_number_of_errors         => 20,
index f72683d37d07df4478957ce4d254eeb1207e5d15..39a0684ade7695b89ccf550cff63e3bcefbc78c2 100644 (file)
@@ -4,7 +4,7 @@
 -n 1
 -y
 -s 12
--t 24
+-t 1
 -c 1
 -e 2
 #-g guidefile.ncd
index b5995bbdda5b2810baf1be776ab5576f9310ee4e..c7024267f5b2975c101f09fbea5bcbec346b53bd 100644 (file)
@@ -1,8 +1,8 @@
-MULTICYCLE FROM CLKNET "clk_sys" TO CLKNET "clk_full" 1 X ;
-MULTICYCLE FROM CLKNET "clk_full" TO CLKNET "clk_sys" 2 X ;
+MULTICYCLE FROM CLKNET "clk_sys" TO CLKNET "clk_full_osc" 1 X ;
+MULTICYCLE FROM CLKNET "clk_full_osc" TO CLKNET "clk_sys" 2 X ;
 
-MULTICYCLE FROM CELL "THE_TDC/GEN_Channels*Channels/Channel200/RingBuffer*FIFO/*" CLKNET clk_full TO CELL "THE_TDC/GEN_Channels*Channels/Channel200/RingBuffer*FIFO/*" CLKNET clk_sys 2x;
-MULTICYCLE FROM CELL "THE_TDC/ReferenceChannel/Channel200/RingBuffer*FIFO/*" CLKNET clk_full TO CELL "THE_TDC/ReferenceChannel/Channel200/RingBuffer*FIFO/*" CLKNET clk_sys 2x;
+MULTICYCLE FROM CELL "THE_TDC/GEN_Channels*Channels/Channel200/RingBuffer*FIFO/*" CLKNET clk_full_osc TO CELL "THE_TDC/GEN_Channels*Channels/Channel200/RingBuffer*FIFO/*" CLKNET clk_sys 2x;
+MULTICYCLE FROM CELL "THE_TDC/ReferenceChannel/Channel200/RingBuffer*FIFO/*" CLKNET clk_full_osc TO CELL "THE_TDC/ReferenceChannel/Channel200/RingBuffer*FIFO/*" CLKNET clk_sys 2x;
 
 MULTICYCLE FROM CELL "THE_CLOCK_RESET/THE_RESET_HANDLER/final_reset*" CLKNET clk_sys TO CLKNET clk_sys 5x;
-MULTICYCLE FROM CELL "THE_TDC/reset_tdc*" TO CLKNET clk_full 2x;
+MULTICYCLE FROM CELL "THE_TDC/reset_tdc*" TO CLKNET clk_full_osc 2x;