BLOCK RD_DURING_WR_PATHS ;
-SYSCONFIG MCCLK_FREQ=38.8 CONFIG_IOVOLTAGE=3.3 ; #BACKGROUND_RECONFIG=ON
-BANK 0 VCCIO 2.5 V;
-BANK 1 VCCIO 2.5 V;
-BANK 2 VCCIO 2.5 V;
-BANK 3 VCCIO 2.5 V;
-BANK 6 VCCIO 2.5 V;
-BANK 7 VCCIO 2.5 V;
-BANK 8 VCCIO 3.3 V;
-
-
-FREQUENCY PORT CLOCK_IN 240 MHz;
+FREQUENCY PORT CLOCK_IN 200 MHz;
FREQUENCY PORT CLOCK_CAL 33 MHz;
attribute syn_useioff of FLASH_CS : signal is true;
attribute syn_useioff of FLASH_IN : signal is true;
attribute syn_useioff of FLASH_OUT : signal is true;
-
-
- --Serdes: Backplane
- --Backplane A2,A3,A0,A1 Slave 3,4,1,2, A0: TrbNet from backplane
- --AddOn C2,C3,C0,C1,B0,B1,B2,D1(B3) Slave --,--,5,9,8,7,6,--
- --SFP D0,B3(D1) D0: GbE, B3: TrbNet
-
end entity;
SPI_CLK_OUT => open,
--Header
HEADER_IO => hdr_io,
- LED_DISABLE => led_off,
+ ADDITIONAL_REG(0) => led_off,
--LCD
LCD_DATA_IN => lcd_data,
--ADC
+SYSCONFIG MCCLK_FREQ=38.8 CONFIG_IOVOLTAGE=3.3 ; #BACKGROUND_RECONFIG=ON
+BANK 0 VCCIO 2.5 V;
+BANK 1 VCCIO 2.5 V;
+BANK 2 VCCIO 2.5 V;
+BANK 3 VCCIO 2.5 V;
+BANK 6 VCCIO 2.5 V;
+BANK 7 VCCIO 2.5 V;
+BANK 8 VCCIO 3.3 V;
+
+
LOCATE COMP "INPUT[1]" SITE "E5";
LOCATE COMP "INPUT[2]" SITE "F4";
LOCATE COMP "INPUT[3]" SITE "E4";
LOCATE COMP "SIG[3]" SITE "M5";
LOCATE COMP "SIG[4]" SITE "M4";
LOCATE COMP "SIG[5]" SITE "L5";
-LOCATE COMP "SIG[6]" SITE "L4";
DEFINE PORT GROUP "SIG_group" "SIG*" ;
IOBUF GROUP "SIG_group" IO_TYPE=LVCMOS25 DRIVE=8 BANK_VCCIO=2.5;