From: hadeshyp Date: Fri, 3 Jul 2009 07:45:36 +0000 (+0000) Subject: attilio X-Git-Url: https://jspc29.x-matter.uni-frankfurt.de/git/?a=commitdiff_plain;h=b9f98c53793cf2b3e49bf22981d15db2859587cf;p=mdcoep.git attilio --- diff --git a/compile_gsi.pl b/compile_gsi.pl index a6c322f..d9f46ee 100755 --- a/compile_gsi.pl +++ b/compile_gsi.pl @@ -16,7 +16,7 @@ use strict; #my $synplify_path = '/d/sugar/lattice/synplify/synOEM7.2/synplify_linux/'; my $lattice_path = '/storage120/lattice/isplever7.2/isptools/'; -my $synplify_path = '/storage120/syn/syn96L2/synplify_linux'; +my $synplify_path = '/storage120/syn/syn96L3/synplify_linux'; use FileHandle; diff --git a/mdc_oepb.prj b/mdc_oepb.prj index 91e1db1..b391f87 100644 --- a/mdc_oepb.prj +++ b/mdc_oepb.prj @@ -53,8 +53,10 @@ add_file -vhdl -lib work "design/counter_12bit.vhd" add_file -vhdl -lib work "design/counter_4bit.vhd" add_file -vhdl -lib work "design/counter_8bit.vhd" add_file -vhdl -lib work "design/edge_to_pulse.vhd" -add_file -vhdl -lib work "design/fifo_8192depth_36width_dual_thresh.vhd" -add_file -vhdl -lib work "design/fifo_fall_through_512depth_52width.vhd" +#add_file -vhdl -lib work "design/fifo_8192depth_36width_dual_thresh.vhd" +#add_file -vhdl -lib work "design/fifo_fall_through_512depth_52width.vhd" +add_file -vhdl -lib work "design/fifo_8192depth_36width_dual_thresh_reg_out.vhd" +add_file -vhdl -lib work "design/fifo_fall_through_512depth_52width_reg_out.vhd" add_file -vhdl -lib work "design/initialization_RAM.vhd" add_file -vhdl -lib work "design/load_mode_line.vhd" add_file -vhdl -lib work "design/load_ROC1_tdc_setup.vhd"