From f64478566d4157e0617f4775ce239e09bf5c5a1b Mon Sep 17 00:00:00 2001 From: Cahit Date: Tue, 6 May 2014 14:53:37 +0200 Subject: [PATCH] constraint files are individual for each design --- base/trb3_periph_padiwa.lpf | 4 ++-- 1 file changed, 2 insertions(+), 2 deletions(-) diff --git a/base/trb3_periph_padiwa.lpf b/base/trb3_periph_padiwa.lpf index 7979fab..5b276cd 100644 --- a/base/trb3_periph_padiwa.lpf +++ b/base/trb3_periph_padiwa.lpf @@ -12,8 +12,8 @@ FREQUENCY PORT CLK_GPLL_LEFT 125 MHz; FREQUENCY PORT CLK_PCLK_LEFT 200 MHz; FREQUENCY PORT CLK_GPLL_RIGHT 200 MHz; -MULTICYCLE FROM CLKNET "clk_100_internal_c" TO CLKNET "CLK_PCLK_LEFT" 2 X ; -MULTICYCLE FROM CLKNET "CLK_PCLK_LEFT" TO CLKNET "clk_100_internal_c" 2 X ; +MULTICYCLE FROM CLKNET "clk_100_internal_c" TO CLKNET "CLK_PCLK_LEFT_c" 1 X ; +MULTICYCLE FROM CLKNET "CLK_PCLK_LEFT_c" TO CLKNET "clk_100_internal_c" 2 X ; LOCATE COMP "THE_MEDIA_UPLINK/gen_serdes_1_200_THE_SERDES/PCSD_INST" SITE "PCSA" ; -- 2.43.0