]> jspc29.x-matter.uni-frankfurt.de Git - trb3.git/shortlog
trb3.git
2015-06-13 Andreas NeiserSnapshot simulation changes
2015-06-13 Andreas NeiserAdd one bit to baseline average
2015-06-13 Andreas NeiserMake delay=0 totally correct, for testing in firmware
2015-06-13 Andreas NeiserRefine delay
2015-06-13 Andreas NeiserSet one bit to prevent becoming end marker
2015-06-13 Andreas NeiserAnother fix for readout words, run with 24 cores only
2015-06-13 Andreas NeiserMake readout more compatible
2015-06-13 Andreas NeiserAdding missing config registers
2015-06-13 Andreas NeiserSimulation changes
2015-06-13 Andreas NeiserFix missing comma
2015-06-13 Andreas NeiserRemove padding word
2015-06-13 Andreas NeiserImplement DebugMode
2015-06-13 Andreas NeiserImplementing channel disable
2015-06-13 Andreas NeiserMake busy signal synced for all four channels
2015-06-13 Andreas NeiserIntroduce processing mode
2015-06-13 Andreas NeiserMulticycle for debug state signal
2015-06-13 Andreas NeiserTry with 64 MHz, 80 seems a little bit unstable on...
2015-06-13 Andreas Neiserback to 32 cores
2015-06-13 Andreas NeiserMulticycle on busy_in, maybe that produces a timing...
2015-06-13 Andreas Neiseradd specific multicycle to config register
2015-06-13 Andreas Neisersnapshot modelsim
2015-06-13 Andreas NeiserNow locking should work
2015-06-13 Andreas NeiserImprove locking of readout
2015-06-13 Andreas NeiserUse gray counter for CDC
2015-06-13 Andreas NeiserRevert "Moving CONF to ADC clock domain..."
2015-06-13 Andreas NeiserRevert "TRIGGER_OUT in adc clock domain"
2015-06-13 Andreas NeiserRevert "statebits also to ADC clock domain"
2015-06-13 Andreas NeiserRevert "DEBUG should be in clk_rd aka ADC clock domain"
2015-06-13 Andreas NeiserRevert "CONTROL better clock domain crossing..."
2015-06-13 Andreas NeiserRevert "Lets try without the state debug stuff"
2015-06-13 Andreas Neiseruse 16 cores now
2015-06-13 Andreas NeiserLets try without the state debug stuff
2015-06-13 Andreas Neisersome more registers for slow control signals
2015-06-13 Andreas NeiserCONTROL better clock domain crossing...
2015-06-13 Andreas Neisersnapshot modelsim project file
2015-06-13 Andreas NeiserDEBUG should be in clk_rd aka ADC clock domain
2015-06-13 Andreas Neisersnapshot epoch counter at trigger
2015-06-13 Andreas Neiserimplement trigger delay
2015-06-13 Andreas Neiserwriting out the epoch counter
2015-06-13 Andreas Neiseradding dpram_50x16
2015-06-13 Andreas Neiserstatebits also to ADC clock domain
2015-06-13 Andreas NeiserTRIGGER_OUT in adc clock domain
2015-06-13 Andreas NeiserMoving CONF to ADC clock domain...
2015-06-13 Andreas NeiserSimu works
2015-06-13 Andreas NeiserMulticycle does not really solve it I guess
2015-06-13 Andreas NeiserUse ringbuffer in adc readout
2015-06-13 Andreas Neiseradding 50x16 ringbuffer
2015-06-13 Andreas Neiserenabling multicycles again
2015-06-13 Andreas NeiserAdd constraints with pure underscore inst specifiers...
2015-06-13 Andreas Neiseradding timings for synplify
2015-06-13 Andreas NeiserNow all regions are defined properly according to floor...
2015-06-13 Andreas NeiserSnapshot modellsim project file
2015-06-13 Andreas Neiserleft adc stuff is larger...args
2015-06-13 Andreas NeiserManually locating the ADC processor stuff
2015-06-13 Andreas NeiserMaybe improved config signal handling
2015-06-13 Andreas Neiseralso modify ram readout for buffered ram
2015-06-13 Andreas NeiserEnable outreg again
2015-06-13 Andreas Neiserdefining UGROUPS
2015-06-13 Andreas NeiserRevert "Adding HGROUPs again..."
2015-06-13 Andreas NeiserAdding HGROUPs again...
2015-06-13 Andreas NeiserRemove hierarchical stuff
2015-06-13 Andreas Neiserunconstrain also other direction...
2015-06-13 Andreas Neisersnapshot modelsim project file
2015-06-13 Andreas Neiserrelax clock constraints for slowcontrol stuff
2015-06-13 Andreas NeiserMinor index offset fix
2015-06-13 Andreas Neiseradding files to project
2015-06-13 Andreas Neiserlittle fix
2015-06-13 Andreas Neiserfinished config register stuff (untested...)
2015-06-13 Andreas NeiserPreparing CFD readout mode config
2015-06-13 Andreas NeiserReformat source of ADC handler
2015-06-13 Andreas NeiserRevert "testing with smaller ram counter"
2015-06-13 Andreas Neiserthis trigger should produce readout race condition
2015-06-13 Andreas Neiserresize ram counters properly
2015-06-13 Andreas Neisertesting with smaller ram counter
2015-06-13 Andreas NeiserAdd busy logic to prevent race conditions
2015-06-13 Andreas NeiserMaybe works
2015-06-13 Andreas NeiserTry this as ram readout
2015-06-13 Andreas NeiserNo output reg for dpram
2015-06-13 Andreas NeiserAdding buffer readout
2015-06-13 Andreas NeiserFinish RAM event writing
2015-06-13 Andreas NeiserAdding dual port RAM for readout
2015-06-13 Andreas NeiserIntegral delay correctly set
2015-06-13 Andreas NeiserIntegrator, ZeroX detect
2015-06-13 Andreas NeiserSimulation runs with no warnings
2015-06-13 Andreas NeiserInit config prevents sim messages
2015-06-13 Andreas NeiserLittle fix and formatting
2015-06-13 Andreas NeiserCFD signal implemented, not tested yet
2015-06-13 Andreas NeiserChanges to properly init for simulation...
2015-06-13 Andreas NeiserImplement debug slowcontrol stuff
2015-06-13 Andreas NeiserRename config record names
2015-06-13 Andreas NeiserCorrect baseline subtracted signal generated
2015-06-13 Andreas NeiserFinally defined baseline, but averaging not working yet
2015-06-13 Andreas NeiserDefault value in ADC makes baseline calculation work
2015-06-13 Andreas NeiserBaseline init problem to be solved, but simulation...
2015-06-13 Andreas NeiserCorrect shift register
2015-06-13 Andreas NeiserMake the testbench test the CFD processor
2015-06-13 Andreas NeiserBaseline averaging works maybe...
2015-06-13 Andreas NeiserStarting standalone CFD processor
2015-06-13 Andreas NeiserMinor config update
2015-06-13 Andreas NeiserFix for Modelsim
next