]> jspc29.x-matter.uni-frankfurt.de Git - trb3.git/shortlog
trb3.git
2015-06-13 Andreas Neiseradding 50x16 ringbuffer
2015-06-13 Andreas Neiserenabling multicycles again
2015-06-13 Andreas NeiserAdd constraints with pure underscore inst specifiers...
2015-06-13 Andreas Neiseradding timings for synplify
2015-06-13 Andreas NeiserNow all regions are defined properly according to floor...
2015-06-13 Andreas NeiserSnapshot modellsim project file
2015-06-13 Andreas Neiserleft adc stuff is larger...args
2015-06-13 Andreas NeiserManually locating the ADC processor stuff
2015-06-13 Andreas NeiserMaybe improved config signal handling
2015-06-13 Andreas Neiseralso modify ram readout for buffered ram
2015-06-13 Andreas NeiserEnable outreg again
2015-06-13 Andreas Neiserdefining UGROUPS
2015-06-13 Andreas NeiserRevert "Adding HGROUPs again..."
2015-06-13 Andreas NeiserAdding HGROUPs again...
2015-06-13 Andreas NeiserRemove hierarchical stuff
2015-06-13 Andreas Neiserunconstrain also other direction...
2015-06-13 Andreas Neisersnapshot modelsim project file
2015-06-13 Andreas Neiserrelax clock constraints for slowcontrol stuff
2015-06-13 Andreas NeiserMinor index offset fix
2015-06-13 Andreas Neiseradding files to project
2015-06-13 Andreas Neiserlittle fix
2015-06-13 Andreas Neiserfinished config register stuff (untested...)
2015-06-13 Andreas NeiserPreparing CFD readout mode config
2015-06-13 Andreas NeiserReformat source of ADC handler
2015-06-13 Andreas NeiserRevert "testing with smaller ram counter"
2015-06-13 Andreas Neiserthis trigger should produce readout race condition
2015-06-13 Andreas Neiserresize ram counters properly
2015-06-13 Andreas Neisertesting with smaller ram counter
2015-06-13 Andreas NeiserAdd busy logic to prevent race conditions
2015-06-13 Andreas NeiserMaybe works
2015-06-13 Andreas NeiserTry this as ram readout
2015-06-13 Andreas NeiserNo output reg for dpram
2015-06-13 Andreas NeiserAdding buffer readout
2015-06-13 Andreas NeiserFinish RAM event writing
2015-06-13 Andreas NeiserAdding dual port RAM for readout
2015-06-13 Andreas NeiserIntegral delay correctly set
2015-06-13 Andreas NeiserIntegrator, ZeroX detect
2015-06-13 Andreas NeiserSimulation runs with no warnings
2015-06-13 Andreas NeiserInit config prevents sim messages
2015-06-13 Andreas NeiserLittle fix and formatting
2015-06-13 Andreas NeiserCFD signal implemented, not tested yet
2015-06-13 Andreas NeiserChanges to properly init for simulation...
2015-06-13 Andreas NeiserImplement debug slowcontrol stuff
2015-06-13 Andreas NeiserRename config record names
2015-06-13 Andreas NeiserCorrect baseline subtracted signal generated
2015-06-13 Andreas NeiserFinally defined baseline, but averaging not working yet
2015-06-13 Andreas NeiserDefault value in ADC makes baseline calculation work
2015-06-13 Andreas NeiserBaseline init problem to be solved, but simulation...
2015-06-13 Andreas NeiserCorrect shift register
2015-06-13 Andreas NeiserMake the testbench test the CFD processor
2015-06-13 Andreas NeiserBaseline averaging works maybe...
2015-06-13 Andreas NeiserStarting standalone CFD processor
2015-06-13 Andreas NeiserMinor config update
2015-06-13 Andreas NeiserFix for Modelsim
2015-06-13 Andreas NeiserRun ADC FIFO in continuous mode if CFD readout
2015-06-13 Andreas NeiserIntroduce READOUT_MODE config option
2015-06-13 Andreas NeiserMake extra modelsim project for CFD
2015-06-13 Andreas NeiserSnapshot modelsim project file
2015-06-13 Andreas NeiserData output fix
2015-06-13 Andreas NeiserRestart FIFO properly, otherwise sim does not work
2015-06-13 Andreas Neiseruse restart
2015-06-13 Andreas Neiseranother fix
2015-06-13 Andreas Neisermore sophisticated inter process signaling...
2015-06-13 Andreas NeiserMaybe working dummy dqsinput
2015-06-13 Andreas NeiserIntroduce dqsinput, sufficient to simulate deserialize...
2015-06-13 Andreas NeiserFix
2015-06-13 Andreas NeiserCounter on data
2015-06-13 Andreas NeiserFeed all ADCs...
2015-06-13 Andreas NeiserSim works somehow, now feed in reasonable data
2015-06-13 Andreas NeiserMaybe works
2015-06-13 Andreas NeiserSim not working yet
2015-06-13 Andreas NeiserTestbenching the AD9219 entity
2015-06-13 Andreas NeiserRegister i'th fifo_empty signal
2015-06-13 Andreas NeiserTry with 80MHz
2015-06-13 Andreas NeiserRevert "Made each ADC chip separate entity"
2015-06-13 Andreas NeiserRevert "Add ADC chip entity to project"
2015-06-13 Andreas NeiserRemove HGROUP stuff again, maybe this is finally the...
2015-06-13 Andreas NeiserTry with 64MHz
2015-06-13 Andreas NeiserAdd HGROUP to FIFO, to identify it easier in floorplan
2015-06-13 Andreas NeiserAdd ADC chip entity to project
2015-06-13 Andreas NeiserMade each ADC chip separate entity
2015-06-13 Andreas NeiserSynplify: Set clock timing for ADC to 163MHz, enable...
2015-06-13 Andreas NeiserMake map try harder (copied from CTS compile script)
2015-06-13 Andreas NeiserMake mpartcre try with all seeds
2015-06-13 Andreas NeiserMinor simulation changes
2015-06-13 Andreas NeiserAdding pipeline to debug output
2015-06-13 Andreas NeiserChanging the PLL to 325MHz to cope with 65MS (hopefully)
2015-06-13 Andreas NeiserADC: Add 65MHz PLL to project
2015-06-13 Andreas NeiserADC: Use 65MHz sampling rate
2015-06-13 Andreas NeiserAdding 200->65 MHz PLL
2015-06-13 Andreas NeiserADC: Keep readout data lines low when not actually...
2015-06-13 Andreas NeiserUse mpartcre to find designs without timing errors
2015-06-13 Andreas NeiserLittle fix in testbench
2015-06-13 Andreas NeiserTake polarity into account for CFD subtraction
2015-06-13 Andreas NeiserMinor testbench changes, saved waveform macro
2015-06-13 Andreas NeiserInvert polarity ADC signals
2015-06-13 Andreas NeiserLittle improvements for simulation
2015-06-13 Andreas NeiserDefault values for PSA signals
2015-06-13 Andreas NeiserReformat source...
2015-06-13 Andreas NeiserOnly check trigger threshold when possible zero crossing
next